A built-in redundancy-analysis scheme for self-repairable RAMs with two-level redundancy

被引:8
|
作者
Huang, Yu-Jen [1 ]
Chang, Da-Ming [1 ]
Li, Jin-Fu [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Adv Reliable Syst Lab, Chungli 320, Taiwan
关键词
D O I
10.1109/DFT.2006.6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing demand of memories in system-on-chip (SOC) designs, developing efficient yield-improvement techniques for memories becomes an important is-sue. Built-in self-repair (BISR) technique has become a popular method for repairing defective embedded memories. To allocate redundancy efficiently, built-in redundancy-analysis (BIRA)function is usually needed for designing a BISR scheme. This paper presents an efficient BIRA scheme for RAMs with two-level redundancy (i.e., spare rows, spare columns, and spare words). Experimental results show that the repair rate of the proposed BIRA scheme approximates to that of the exhaustive search with the same redundancy organization. Furthermore, the repair rate of the proposed BIRA scheme with two-level redundancy is higher than that of the exhaustive search scheme with one-level redundancy (i.e., spare rows and spare columns). The area cost of the proposed BIRA scheme is low. For example, the hardware overhead of the proposed BIRA scheme for an 8Kx64-bit RAM with three spare rows, three spare columns, and two spare words is only about 2%.
引用
收藏
页码:362 / +
页数:2
相关论文
共 50 条
  • [1] A Built-In Redundancy-Analysis Scheme for Random Access Memories with Two-Level Redundancy
    Da-Ming Chang
    Jin-Fu Li
    Yu-Jen Huang
    Journal of Electronic Testing, 2008, 24 : 181 - 192
  • [2] A built-in redundancy-analysis scheme for random access memories with two-level redundancy
    Chang, Da-Ming
    Li, Jin-Fu
    Huang, Yu-Jen
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 181 - 192
  • [3] A Built-In Redundancy-Analysis Scheme for RAMs with 3D Redundancy
    Chang, Yi-Ju
    Huang, Yu-Jen
    Li, Jin-Fu
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 264 - 267
  • [4] A built-in redundancy-analysis scheme for RAMs with 2D redundancy using 1D local bitmap
    Tseng, Tsu-Wei
    Li, Jin-Fu
    Chang, Da-Ming
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 51 - +
  • [5] A Low-Cost Built-In Redundancy-Analysis Scheme for Word-Oriented RAMs With 2-D Redundancy
    Tseng, Tsu-Wei
    Li, Jin-Fu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (11) : 1983 - 1995
  • [6] A physical design tool for built-in self-repairable RAMs
    Chakraborty, K
    Kulkarni, S
    Bhattacharya, M
    Mazumder, P
    Gupta, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 352 - 364
  • [7] A physical design tool for built-in self-repairable static RAMs
    Chakraborty, K
    Gupta, A
    Bhattacharya, M
    Kulkarni, S
    Mazumder, P
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 714 - 718
  • [8] A Built-In Self-Repair Scheme for 3-D RAMs With Interdie Redundancy
    Chou, Che-Wei
    Huang, Yu-Jen
    Li, Jin-Fu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 572 - 583
  • [9] A built-in self-repair design for RAMs with 2-D redundancy
    Li, JF
    Yeh, JC
    Huang, RF
    Wu, CW
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 742 - 745
  • [10] A reconfigurable built-in self-repair scheme for multiple repairable RAMS in SOCs
    Tseng, Tsu-Wei
    Li, Jin-Fu
    Hsu, Chih-Chiang
    Pao, Alex
    Chiu, Kevin
    Chen, Eliot
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 852 - +