Reliability and integration of ultra-thin gate dielectrics for advanced CMOS

被引:76
|
作者
Buchanan, DA
Lo, SH
机构
[1] IBM Research Division, T.J. Watson Research Center, Yorktown Heights, NY 10598
关键词
D O I
10.1016/S0167-9317(97)00007-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid scaling of CMOS technology over the last few years has resulted in the reduction of gate dielectric thickness to only a few nanometers. Some estimates suggest that standard SiO2 (or its nitrogen containing variants) will cease to useful when thickness are reduced to between 1.0-2.0 nm. The major causes for concern, assuming that such thin dielectrics may be grown reliably with any reasonable yield, seem to centered upon either process integration issues, (for example boron penetration), or upon the increasing gate leakage which lead to questions regarding dielectric integrity and reliability or to standby power consumption. The future of CMOS down to and below the 0.1 mu m gate lengths may well hinge on finding a replacement of silicon dioxide as the gate insulator. However, even for 2.0-4.0 nm dielectrics currently being used for the development of 0.1-0.25 mu m technologies. There is only limited understanding of the issues pertaining to the reliability of the gate dielectric.
引用
收藏
页码:13 / 20
页数:8
相关论文
共 50 条
  • [1] Study on ultra-thin gate dielectrics: Surface preparation and reliability
    Jia, L
    Chai, SM
    Xu, QX
    Qian, H
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 120 - 122
  • [2] Ultra-thin oxynitride gate dielectrics for 0.18 μm CMOS and beyond
    Takayanagi, Mariko
    Toyoshima, Yoshiaki
    International Symposium on Plasma Process-Induced Damage, P2ID, Proceedings, 1999,
  • [3] Inelastic Electron Tunneling Spectroscopy (IETS) Study of Ultra-thin Gate Dielectrics for Advanced CMOS Technology
    Ma, T. P.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 545 - 561
  • [4] Hot-carrier reliability of ultra-thin gate oxide CMOS
    Momose, HS
    Nakamura, S
    Ohguro, T
    Yoshitomi, T
    Morifuji, E
    Morimoto, T
    Katsumata, Y
    Iwai, H
    SOLID-STATE ELECTRONICS, 2000, 44 (11) : 2035 - 2044
  • [5] Reliability challenges of high performance PD SOICMOS with ultra-thin gate dielectrics
    Zhao, E
    Zhang, J
    Salman, A
    Subba, N
    Chan, J
    Marathe, A
    Beebe, S
    Taylor, K
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1703 - 1708
  • [6] Reliability characterization of ultra-thin film dielectrics
    Suehle, JS
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 115 - 119
  • [7] Investigation of stress induced leakage current in CMOS structures with ultra-thin gate dielectrics
    Jahan, C
    Barla, K
    Ghibaudo, G
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1529 - 1532
  • [8] RECENT DEVELOPMENTS IN ULTRA-THIN OXYNITRIDE GATE DIELECTRICS
    HAN, LK
    BHAT, M
    WRISTERS, D
    WANG, HH
    KWONG, DL
    MICROELECTRONIC ENGINEERING, 1995, 28 (1-4) : 89 - 96
  • [9] Ultra-thin gate dielectric reliability projections
    Moosa, M
    Haggag, A
    Liu, N
    Kalpat, S
    Kuffler, M
    Menke, D
    Abramowitz, P
    Ramón, ME
    Tseng, HH
    Luo, TY
    Lim, S
    Grudowski, P
    Jiang, J
    Min, BW
    Weintraub, C
    Chen, J
    Wong, S
    Paquette, C
    Anderson, G
    Tobin, PJ
    White, BE
    Mendicino, M
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 129 - 133
  • [10] Ultra-thin gate oxides - Performance and reliability
    Iwai, H
    Momose, HS
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 163 - 166