Low-power Radix-4 Quotient Generator

被引:0
|
作者
Ercegovac, Milos D. [1 ]
Meng, Lu [2 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90024 USA
[2] Altera Corp, San Jose, CA USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A study of low-power radix-4 quotient generators is presented. A modified SRT division algorithm [2] is used to produce the quotient but not the final remainder. Consequently, a gradual bit-slice deactivation (i.e., progressive truncation of the residual precision) is exploited to reduce the number of active modules across iterations and, consequently, to reduce power dissipation and energy. An increasing portion of the divider circuit area turns into "dark silicon". In this paper we report preliminary synthesis results of radix-4 quotient generators for 16, 24, 32, and 54 bits with respect to area, delay, power dissipation, and energy. We compare these results with the corresponding results of conventional full-precision radix-4 SRT dividers for the same cases. The results indicate a potential for significant reduction of power dissipation and energy but no effect on latency.
引用
收藏
页码:1252 / 1255
页数:4
相关论文
共 50 条
  • [21] A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths
    Cherkauer, BS
    Friedman, EG
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 53 - 56
  • [22] Optimized power and speed of Split-Radix, Radix-4 and Radix-2 FFT structures
    Gilan, Mahsa Shirzadian
    Maham, Behrouz
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2024, 2024 (01):
  • [23] Low Complexity Radix-4 Butterfly Design for the Viterbi Decoder
    Hsu, Yuan Hung
    Hsu, Chau Yun
    Kuo, Tsung Sheng
    2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 1502 - 1506
  • [24] Low-power-delay-product radix-4 8*8 Booth multiplier in CMOS
    Xue, H.
    Patel, R.
    Boppana, N. V. V. K.
    Ren, S.
    ELECTRONICS LETTERS, 2018, 54 (06) : 344 - +
  • [25] Low Latency VLSI Architecture for the Radix-4 CORDIC Algorithm
    Lakshmi, B.
    Dhar, A. S.
    IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 248 - 252
  • [26] A fast radix-4 floating-point divider with quotient digit selection by comparison multiples
    Nikmehr, Hooman
    Phillips, Braden
    Lim, Cheng-Chew
    COMPUTER JOURNAL, 2007, 50 (01): : 81 - 92
  • [27] A fast radix-4 floating-point divider with quotient digit selection by comparison multiples
    Nikmehr, Hooman
    Phillips, Braden
    Lim, Cheng-Chew
    Computer Journal, 2007, 50 (01): : 81 - 92
  • [28] Low-power radix-8 divider
    Nannarelli, A
    Lang, T
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 420 - 426
  • [29] A New Variant Of Radix-4 FFT
    Khan, Mohammed Zafar Ali
    Qadeer, Shaik
    2016 THIRTEENTH IEEE AND IFIP INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2016,
  • [30] The Design of Radix-4 FFT by FPGA
    Sun, Zhijian
    Liu, Xuemei
    Ji, Zhongxing
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION WORKSHOP: IITA 2008 WORKSHOPS, PROCEEDINGS, 2008, : 765 - +