Modeling of flip-chip underfill delamination and cracking with five input manufacturing variables

被引:6
|
作者
Yang, Ying [1 ]
Toure, Mamadou Kabirou [1 ]
Souare, Papa Momar [2 ]
Duchesne, Eric [2 ]
Sylvestre, Julien [1 ]
机构
[1] Univ Sherbrooke, Inst Interdisciplinaire Innovat Technol 3IT, Sherbrooke, PQ, Canada
[2] IBM Corp, Bromont, PQ, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Underfill; Neural network; Delamination; Crack;
D O I
10.1016/j.microrel.2022.114533
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The chip corner geometry and the mismatch of the coefficient of thermal expansion cause a local stress concentration in the underfill near the chip corner area. Delamination at the chip-underfill interface and cracks in the underfill often originate from the chip corner and might develop throughout the assembly. This paper presents a modeling approach that allows the estimation of the initial moment of delamination, the growth of delamination and the cracking profiles in flip-chip packages. The reliability model in this work includes five input variables: kerf width, dicing type, laser outrigger presence, sealband material and sealband shape. Thirteen test cells of flip-chip experimental samples were first prepared according to these input variables and were subjected to deep thermal cycling (DTC). C-mode scanning acoustic microscopy (C-SAM), infrared microscopy (IR) and cross-sectioning were used to estimate the underfill failure moments, delamination areas and crack profiles as a reference for subsequent numerical modeling. An artificial neural network (ANN) model was trained to estimate the number of cycles to delamination for cells in the test dataset. The predicted numbers of cycles for all 6 cells in the test dataset were consistent with experimental observations. A finite element model was built to describe the growth of delamination. When the model reached the same delamination area as measured by C-SAM, the difference between the predicted number of cycles and the C-SAM inspection moment were smaller than the inspection interval (250 cycles) for 5 out of 6 cells in validation; the delamination growth model was thus consistent with the experimental observations. The extended finite element method (XFEM) was used to model the underfill cracks without predefined paths. One of the cracks propagated along the diagonal direction, and the other two cracks were along the edges of the die. The directions of edge cracks were in good agreement with the experimental observations, with an error of less than 2.5 degrees for the edge cracks. Overall, with five input manufacturing variables, this modeling approach is able to provide reasonable predictions of the number of cycles to chip-underfill delamination initiation, area of delamination and underfill crack paths in flip-chip packages.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Investigation of the underfill delamination and cracking in flip-chip modules under temperature cyclic loading
    Fan, XJ
    Wang, HB
    Lim, TB
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 994 - 1000
  • [2] Investigation of the underfill delamination and cracking in flip-chip modules under temperature cyclic loading
    Fan, XJ
    Wang, HB
    Lim, TB
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2001, 24 (01): : 84 - 91
  • [3] The effect of underfill and underfill delamination on the thermal stress in flip-chip solder joints
    Rzepka, S
    Korhonen, MA
    Meusel, E
    Li, CY
    JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (04) : 342 - 348
  • [4] Study of Underfill-to-Soldermask Delamination in Flip-chip Packages
    Oh, Z. Y.
    Newman, R.
    Ong, M. C.
    Foo, F. J.
    2012 19TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2012,
  • [5] Flux/underfill compatibility study for flip-chip manufacturing
    Yamashita, T
    Jiang, T
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 2001, : 37 - 41
  • [6] Mechanical fatigue test method for chip/underfill delamination in flip-chip packages
    Hirohata, K
    Kawamura, N
    Mukai, M
    Kawakami, T
    Aoki, H
    Takahashi, K
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2002, 25 (03): : 217 - 222
  • [7] Numerical Modeling for the Underfill Flow in Flip-Chip Packaging
    Wan, J. W.
    Zhang, W. J.
    Bergstrom, D. J.
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (02): : 227 - 234
  • [8] Recent advances in modeling the underfill process in flip-chip packaging
    Wan, J. W.
    Zhang, W. J.
    Bergstrom, D. J.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 67 - 75
  • [9] The effect of toughening of no-flow underfill on fillet cracking of flip-chip device
    Moon, KS
    Fan, LH
    Wong, CP
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 2001, : 333 - 340
  • [10] Interfacial delamination analysis at chip/underfill interface and investigation of its effect on flip-chip's reliability
    Gao, Xiang
    Wang, Fei
    Liu, Sheng
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 954 - 958