Design of high gain, high bandwidth neural amplifier IC considering noise-power trade-off

被引:20
|
作者
Laskar, N. M. [1 ]
Guha, K. [1 ]
Nath, S. [1 ]
Chanda, S. [1 ]
Baishnab, K. L. [1 ]
Paul, P. K. [1 ]
Rao, K. S. [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun, Silchar, India
[2] KL Univ, Dept ECE, Guntur, AP, India
关键词
D O I
10.1007/s00542-018-4142-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low Noise Neural amplifiers are used for amplifying low amplitude neural spikes in Neural recording systems. The need for low noise is emphasized by the presence of background noise during recording. Additionally, the need of more number of recording sites and avoiding of excessive heating has given rise to low area and power requirement. In this paper, the design of a neural amplifier IC consisting of two high performance neural amplifiers for recording action potentials/spikes are proposed. One amplifier is based on capacitive feedback topology and is noise efficient while the other one is based on open loop topology and is area as well as power efficient. Both amplifiers use a self-biased high swing cascode current mirror load based Folded Cascode Operational Transconductance Amplifier (OTA), which results in an efficient performance with a trade-off between noise and power. The use of such a current mirror load in the OTA helps in achieving a better output swing. The use of source degenerated resistors assures current scaling which results in low input referred noise. Simulations have been carried out using technology parameters of SCL 180 nm foundry. Simulation results and comparative analysis illustrate that the proposed closed loop neural amplifier reports a significant improvement in gain, CMRR and bandwidth while the proposed open loop neural amplifier reports an improvement in power dissipation as compared to most of the state of art designs. Monte Carlo analysis is performed which gives a low average standard deviation, which further validates consistency and reliability of both the proposed designs.
引用
收藏
页码:585 / 599
页数:15
相关论文
共 50 条
  • [1] Design of high gain, high bandwidth neural amplifier IC considering noise-power trade-off
    N. M. Laskar
    K. Guha
    S. Nath
    S. Chanda
    K. L. Baishnab
    P. K. Paul
    K. S. Rao
    Microsystem Technologies, 2021, 27 : 585 - 599
  • [2] Design of A 52.5 dB Neural Amplifier with Noise-Power Trade-off
    Tasneem, Nishat T.
    Mahbub, Ifana
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 921 - 924
  • [3] Systematic design of programmable operational amplifiers with noise-power trade-off
    Bronskowski, C.
    Schroeder, D.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (01) : 41 - 48
  • [4] An ultra low-noise CMOS operational amplifier with programmable noise-power trade-off
    Bronskowski, Carsten
    Schroeder, Dietmar
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 368 - +
  • [5] GAIN-BANDWIDTH TRADE-OFF IN THE CMOS CASCODE AMPLIFIER
    Ben-Esmael, M.
    Lidgey, F. J.
    Hayatleh, K.
    Hart, B. L.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (03)
  • [6] Noise-power trade-off in CMOS-GM-C channel select filters
    Christoffers, N.
    Fedtschenko, T.
    Stücke, T.
    Kokozinski, R.
    Kolnsberg, S.
    Proc. Int. Conf. Mixed Design Integr. Circuits Sys. MIXDES 2006, 1600, (349-353):
  • [7] Noise-power trade-off in CMOS-GM-C channel select filters
    Christoffers, N.
    Fedtschenko, T.
    Stuecke, T.
    Kokozinski, R.
    Kolnsberg, S.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 349 - +
  • [8] A CMOS operational amplifier with constant 68° phase margin over its whole range of noise-power trade-off programmability
    der Heide, Philipp Meier auf
    Bronskowski, Carsten
    Tomasik, Jakob M.
    Schroeder, Dietmar
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 452 - 455
  • [9] Gain and Linearity Trade-off in time-difference amplifier design
    Sebak, Heba
    Rashdan, Mostafa
    Hasaneen, El-Sayed
    2016 33RD NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2016, : 406 - 414
  • [10] A Neural Amplifier with High Programmable Gain and Tuneable Bandwidth
    Perlin, Gayatri E.
    Sodagar, Amir M.
    Wise, Kensall D.
    2008 30TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-8, 2008, : 3154 - +