Development of Programmable Logic Array for Multiple-Valued Logic Functions

被引:6
|
作者
Levashenko, Vitaly [1 ]
Lukyanchuk, Igor [2 ,3 ]
Zaitseva, Elena [1 ]
Kvassay, Miroslav [1 ]
Rabcan, Jan [1 ]
Rusnak, Patrik [1 ]
机构
[1] Univ Zilina, Dept Informat, Zilina 01026, Slovakia
[2] Univ Picardie Jules Verne, Lab Phys Mat Condensee, F-80039 Amiens, France
[3] Kyiv Natl Univ Construct & Architecture, Dept Cybersecur & Comp Engn, UA-03680 Kiev, Ukraine
关键词
Programmable logic arrays; Algebra; Logic gates; Computers; Logic design; CNTFETs; Generalized Reed-Muller expression (GRME); logic circuit; multiple-valued logic (MVL); programmable logic array (PLA); CMOS;
D O I
10.1109/TCAD.2020.2966676
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The binary information technology reaches its limits set by the atomic size miniaturization, by calculation speed and by the fundamental principle of energy dissipation per bit processing. Employing multiple-valued logic (MVL) cells as computing and memory units reduces energy losses and enables to pack of unprecedented high-density information, but the current silicon-based material technologies have been studied marginally for the material realization of MVL devices. Here, we propose to use the ferroelectrics for the implementation of MVL units using their ability to pin the polarization as a sequence of multistable states. More specifically, the realization of a programmable logic array (PLA) based on MVL units is considered with the application of the ferroelectrics technology in implementation of memory units. The specific of the PLA construction is the use of generalized Reed-Muller expression for the representation of an MVL function. In this article, several possible implementations of such PLAs are considered, and their properties are analyzed from the logic design point of view.
引用
收藏
页码:4854 / 4866
页数:13
相关论文
共 50 条