Asymmetrical Multilevel Inverter Topology

被引:0
|
作者
Chappa, Anilkumar [1 ]
Seethala, Gowthami [1 ]
Donpeudi, Sudha Rani [1 ]
机构
[1] Sri Vasavi Engn Coll A, Dept EEE, Tadepalligudem, Andhra Pradesh, India
关键词
Multilevel Inverter; Asymmetrical Sources; MCPWM; Total standing voltage; Total harmonic distortion; REDUCED NUMBER; DC SOURCES; COMPONENTS; VOLTAGE;
D O I
10.1109/PEDES56012.2022.10080020
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Multilevel inverters (MLIs) are being extensively used in high voltage/power applications due to their superior features like lesser dv/dt stress on switches and less harmonic distortion over two level inverters. However for higher number of levels, there is a considerable increase of number of power switches, voltage stress and dc voltage sources. The increased device count directly affects the cost of the inverter and also makes the system complex. In order to improve the output voltage levels, an MLI topology is proposed in this paper with less device count. The proposed topology can generate 7-level and 11-level output voltage in asymmetric source configuration with a single cell, by using multi carrier pulse width modulation (MC-PWM) technique. Further, the superior characteristics of the proposed topology have been proved by comparing with the recent literature. The robustness and vulnerability of the proposed topology has been verified through simulation analysis under different operating conditions.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] NOVEL MULTILEVEL INVERTER TOPOLOGY
    Zheng, Lu
    Zhen, Guo
    Yu, Lu
    [J]. ELECTRONICS WORLD, 2017, 123 (1974): : 34 - 35
  • [32] A Review on Multilevel Inverter Topology
    Pharne, I. D.
    Bhosale, Y. N.
    [J]. 2013 INTERNATIONAL CONFERENCE ON POWER, ENERGY AND CONTROL (ICPEC), 2013, : 700 - 703
  • [33] Comparison between Symmetrical and Asymmetrical Single Phase Multilevel Inverter with Diode-Clamped Topology
    Nami, A.
    Zare, F.
    Ledwich, G.
    Ghosh, A.
    Blaabjerg, F.
    [J]. 2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, : 2921 - +
  • [34] Dual asymmetrical dc voltage source based switched capacitor boost multilevel inverter topology
    Siddique, Marif Daula
    Mekhilef, Saad
    Sarwar, Adil
    Alam, Afroz
    Shah, Noraisyah Mohamed
    [J]. IET POWER ELECTRONICS, 2020, 13 (07) : 1481 - 1486
  • [35] NEW ASYMMETRICAL HYBRID MULTILEVEL VOLTAGE INVERTER
    Ruiz-Caballero, Domingo
    Martinez, Luis
    Reynaldo Ramos, A.
    Mussa, Samir A.
    [J]. 2009 BRAZILIAN POWER ELECTRONICS CONFERENCE, VOLS 1 AND 2, 2009, : 726 - +
  • [36] Novel hybrid cascade asymmetrical multilevel inverter
    Shanghai Maritime University, Shanghai 200135, China
    [J]. Diangong Jishu Xuebao, 2007, 12 (110-115):
  • [37] New Asymmetrical Hybrid Multilevel Voltage Inverter
    Ruiz-Caballero, Domingo
    Martinez, Luis
    Ramos A, Reynaldo
    Mussa, Samir A.
    [J]. EPE: 2009 13TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-9, 2009, : 1399 - +
  • [38] A new multilevel inverter topology.
    Ceglia, G
    Grau, V
    Guzmán, V
    Sánchez, C
    Ibáñez, F
    Walter, J
    Millán, A
    Giménez, MI
    [J]. ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 212 - 218
  • [39] A Multilevel Inverter Topology with Reduced Switches
    Ahmad, Mafaz
    Ul Mehmood, Mussawir
    Nawaz, Habiba
    Umair, Muhammad
    Hussian, Qasim
    Raza, Muhammad Ahmed
    [J]. 2018 IEEE 21ST INTERNATIONAL MULTI-TOPIC CONFERENCE (INMIC), 2018,
  • [40] New topology for hybrid multilevel inverter
    Lai, YS
    Shyu, FS
    [J]. INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, MACHINES AND DRIVES, 2002, (487): : 211 - 216