BIR - Breaking down the barriers

被引:1
|
作者
Molyneaux, J
Finucane, N
Prendergast, J
Houlihan, S
机构
关键词
D O I
10.1109/IRWS.1996.583376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Building In Reliability methodology was incorporated into the development of a sub-micron, double-poly double-metal (DPDM) CMOS wafer fabrication process. This new and proactive approach ensured a reliable process. A multi disciplined team effort was required to understand, control, and measure the critical process parameters which affect the process reliability and manufacturability. Wear out mechanisms of gate oxide integrity, hot electron induced MOSFET degradation, and electromigration were tested on individual process modules to ensure reliability. The benefits from using the BIR methodology are reduced qualification costs, earlier time to market, and greater confidence in process reliability.
引用
收藏
页码:16 / 19
页数:4
相关论文
共 50 条