Copper electroplating to fill blind vias for three-dimensional integration

被引:25
|
作者
Spiesshoefer, S. [1 ]
Patel, J.
Lam, T.
Cai, L.
Polamreddy, S.
Figueroa, R. F.
Burkett, S. L.
Schaper, L.
Geil, R.
Rogers, B.
机构
[1] Univ Arkansas, Microelect Photon Program, Fayetteville, AR 72701 USA
[2] Univ Arkansas, Dept Elect Engn, Fayetteville, AR 72701 USA
[3] Univ Arkansas, Microelect Photon Program, Fayetteville, AR 72701 USA
[4] Vanderbilt Univ, Dept Chem Engn, Nashville, TN 37235 USA
来源
基金
美国国家科学基金会;
关键词
D O I
10.1116/1.2206193
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The continued demand for electronic products with decreased size, higher performance, and increased functionality requires improvements in the system level integration of logic, memory, and other functional integrated circuits. The formation of vertical interconnects in silicon may be one approach to provide this integration. This method involves stacking of individual die to form a highly interconnected three-dimensional structure by placing electrically conductive vias through the body of the silicon to bring the connections from top to bottom. Copper is the metal used to fill the through silicon via structure because of its high conductivity and common use in multilevel wiring. A process will be described in this article to 1 electroplate copper into small diameter (5-10 mu m) vias of aspect ratio > 3. The objective of this project is to develop an electroplating process to obtain a void-free copper filled blind via; a via that does not go through the silicon substrate but terminates inside the silicon. Prior to plating, vias are formed by both reactive ion etch (RIE) and deep RIE processes and are then lined with insulation, barrier, and seed films. The insulation layer, SiO2, is deposited by plasma enhanced chemical vapor deposition while the barrier (TaN) and Cu seed layers are deposited by sputtering. A combination of three electroplating techniques is used in this study to fill the vias. They consist of optimized bath composition (additive control), fountain plating, and reverse pulse plating. The goal during electroplating is to achieve a bottom-up fill, also referred to as "a superfill." This article describes the process that results in void-free electroplating to fill an array of blind vias as well as the related processing issues. (c) 2006 American Vacuum Society.
引用
收藏
页码:1277 / 1282
页数:6
相关论文
共 50 条
  • [21] Three-dimensional drainage modelling of hydraulic fill mines
    Rankine, KJ
    Rankine, KS
    Sivakugan, N
    PROCEEDINGS OF THE TWELFTH ASIAN REGIONAL CONFERENCE ON SOIL MECHANICS AND GEOTECHNICAL ENGINEERING, VOL 1 AND 2, 2003, : 937 - 940
  • [22] Contact resistance measurement of bonded copper interconnects for three-dimensional integration technology
    Chen, KN
    Fan, A
    Tan, CS
    Reif, R
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (01) : 10 - 12
  • [23] Three-Dimensional Flexible-Module Placement for Stacked Three-Dimensional Integration
    Noguchi, Tomohiro
    Hindawi, Omran
    Kaneko, Mineo
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3260 - 3264
  • [24] Three-dimensional integration of plasmonics and nanoelectronics
    Liu, Yang
    Zhang, Jiasen
    Peng, Lian-Mao
    NATURE ELECTRONICS, 2018, 1 (12): : 644 - 651
  • [25] Interconnection technology for three-dimensional integration
    Mitsuhashi, Katsunori, 1600, (28):
  • [26] Three-dimensional integration of plasmonics and nanoelectronics
    Yang Liu
    Jiasen Zhang
    Lian-Mao Peng
    Nature Electronics, 2018, 1 : 644 - 651
  • [27] Three-dimensional integration in silicon electronics
    Tiwari, S
    Kim, HS
    Kim, S
    Kumar, A
    Liu, CC
    Xue, L
    IEEE LESTER EASTMAN CONFERENCE ON HIGH PERFORMANCE DEVICES, PROCEEDINGS, 2002, : 24 - 33
  • [28] Three-dimensional integration: An industry perspective
    Iyer, Subramanian S.
    MRS BULLETIN, 2015, 40 (03) : 225 - 232
  • [29] An overview of three-dimensional integration and FPGAs
    Lecture Notes in Electrical Engineering, 2015, 350
  • [30] Three-Dimensional Integration: A Tutorial for Designers
    Iyer, Subramanian S.
    Kirihata, Toshiaki
    IEEE Solid-State Circuits Magazine, 2015, 7 (04): : 63 - 74