ADAMS: Asymmetric Differential STT-RAM Cell Structure For Reliable and High-performance Applications

被引:0
|
作者
Zhang, Yaojun [1 ]
Bayram, Ismail [1 ]
Wang, Yu [2 ]
Li, Hai [1 ]
Chen, Yiran [1 ]
机构
[1] Univ Pittsburgh, Dept Elect & Comp Engn, Pittsburgh, PA 15261 USA
[2] Tsinghua Univ, Res Inst Circuits & Syst, Dept Elect Engn, Beijing 100084, Peoples R China
关键词
OPTIMIZATION; DESIGN; CACHE;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Spin-transfer torque random access memory (STT-RAM) is an emerging non-volatile memory technology offering many attractive characteristics like high integration density, nanosecond access time, and good CMOS compatibility. However, the performance and reliability of STT-RAM cells are greatly affected by process variations and intrinsic device operation randomness. In this work, we proposed a novel STT-RAM cell structure named ADAMS which can be dynamically configured between the high-reliable (HR) mode and the high-capacity (HC) mode upon the real-time system requirement: For the performance and reliability critical applications, ADAMS switches to HR mode. The novel connection scheme of magnetic tunneling junction (MTJ) devices and programming/sensing circuits substantially improve the read and write performance of the ADAMS cell and enhance its resilience to operation errors; For the capacity critical applications, ADAMS switches to HC mode. The ADAMS cell is broken into two "1T1J" cells that can work independently, offering the similar performance and reliability to conventional STT-RAM design. Simulation results show that compared to convectional 1T1J cell structure, ADAMS offers the same write latency, smaller cell area, and 12x lower write error rate. The read latency is also improved by 44.2% with 1935.8x reduction on combined read error rate.
引用
收藏
页码:9 / 16
页数:8
相关论文
共 50 条
  • [1] State-Restrict MLC STT-RAM Designs for High-Reliable High-Performance Memory System
    Wen, Wujie
    Zhang, Yaojun
    Mao, Mengjie
    Chen, Yiran
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [2] Multi-level cell STT-RAM controller for multimedia applications
    Jang, Wooyoung
    ELECTRONICS LETTERS, 2017, 53 (01) : 12 - 13
  • [3] A Comprehensive Performance Evaluation to GPGPU Applications under STT-RAM based Hybrid Cache Architectures
    Fu, Jingjing
    Liu, Yu
    2020 X BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC), 2020,
  • [4] Refresh-Aware Loop Scheduling for High Performance Low Power Volatile STT-RAM
    Qiu, Keni
    Luo, Junpeng
    Gong, Zhiyao
    Zhang, Weigong
    Wang, Jing
    Xu, Yuanchao
    Li, Tao
    Xue, Chun Jason
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 209 - 216
  • [5] Performance, Power, and Reliability Tradeoffs of STT-RAM Cell Subject to Architecture-Level Requirement
    Li, Hai
    Wang, Xiaobin
    Ong, Zhong-Liang
    Wong, Weng-Fai
    Zhang, Yaojun
    Wang, Peiyuan
    Chen, Yiran
    IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (10) : 2356 - 2359
  • [6] A Dual-Retention Time Architecture towards Secure and High Performance STT-RAM Main Memory Subsystem
    Lee, Taemin
    Yoo, Sungjoo
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 313 - 314
  • [7] Fully integrated 54nm STT-RAM with the smallest bit cell dimension for high density memory application
    Chung, Suock
    Rho, K. -M.
    Kim, S. -D.
    Suh, H. -J.
    Kim, D. -J.
    Kim, H. -J.
    Lee, S. -H.
    Park, J. -H.
    Hwang, H. -M.
    Hwang, S. -M.
    Lee, J. -Y.
    An, Y. -B.
    Yi, J. -U.
    Seo, Y. -H.
    Jung, D. -H.
    Lee, M. -S.
    Cho, S. -H.
    Kim, J. -N.
    Park, G. -J.
    Jin, Gyuan
    Driskill-Smith, A.
    Nikitin, V.
    Ong, A.
    Tang, X.
    Kim, Yongki
    Rho, J. -S.
    Park, S. -K.
    Chung, S. -W.
    Jeong, J. -G.
    Hong, S. -J.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [8] High-performance reliable multicasting for grid applications
    Barcellos, MR
    Nekovee, M
    Daw, M
    FIFTH IEEE/ACM INTERNATIONAL WORKSHOP ON GRID COMPUTING, PROCEEDINGS, 2004, : 342 - 349
  • [9] A HIGH-PERFORMANCE 1-MBIT DYNAMIC RAM WITH A FOLDED CAPACITOR CELL
    HORIGUCHI, F
    OGURA, M
    WATANABE, S
    SAKUI, K
    MIYAWAKI, N
    ITOH, Y
    KUROSAWA, K
    MASUOKA, F
    IIZUKA, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 1076 - 1081
  • [10] CA-RAM: A high-performance memory substrate for search-intensive applications
    Cho, Sangyeun
    Martin, Joel R.
    Xu, Ruibin
    Hammoud, Mohammad H.
    Melhem, Rami
    ISPASS 2007: IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE, 2007, : 230 - +