Scalable and systolic architecture for computing double exponentiation over GF(2m)

被引:9
|
作者
Lee, Chiou-Yng
Lin, Jim-Min
Chiou, Che Wun
机构
[1] Feng Chia Univ, Dept Comp Sci & Informat Engn, Taichung 407, Taiwan
[2] Ching Yun Univ, Dept Comp Sci & Informat Engn, Chungli 320, Taiwan
关键词
double-exponentiation; Galois field; polynomial basis; systolic architecture; scalable architecture; cryptography;
D O I
10.1007/s10440-006-9071-0
中图分类号
O29 [应用数学];
学科分类号
070104 ;
摘要
Double-exponentiation is a crucial arithmetic operation for many cryptographic protocols. Several efficient double-exponentiation algorithms based on systolic architecture have been proposed. However, systolic architectures require large circuit space, thus increasing the cost of the protocol. This would be a drawback when designing circuits in systems requiring low cost and low power consumption. However, some cost savings can be attained by compromising speed, as in portable devices and many embedded systems. This study proposes a scalable and systolic AB(2) and a scalable and systolic A x B, which are the core circuit modules of double-exponentiation. A scalable and systolic double-exponentiation can thus be obtained based on the proposed scalable AB(2) and A x B architecture. Embedded system engineers may specify a target double-exponentiation with appropriate scaling systolic circuits. The proposed circuit has lower circuit space/cost and low time/propagation than other circuits.
引用
下载
收藏
页码:161 / 178
页数:18
相关论文
共 50 条
  • [41] Digit-serial AB2 systolic architecture in GF(2m)
    Kim, NY
    Yoo, KY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 608 - 614
  • [42] High-performance computing VLSI system for bit-parallel exponentiation in GF(2m)
    Han, Y.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 287 - 299
  • [43] Unified Digit Serial Systolic Montgomery Multiplication Architecture for Special Classes of Polynomials over GF(2m)
    Talapatra, Somsubhra
    Rahaman, Hafizur
    Saha, Samir K.
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 427 - 432
  • [45] Area-efficient systolic architectures for inversions over GF(2m)
    Yan, ZY
    Sarwate, DV
    Liu, ZZ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5838 - 5841
  • [46] Compact Bit-Parallel Systolic Multiplier Over GF(2m)
    Ibrahim, Atef
    Gebali, Fayez
    Bouteraa, Yassine
    Tariq, Usman
    Ahanger, Tariq
    Alnowaiser, Khaled
    IEEE CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 44 (02): : 199 - 205
  • [47] Super Digit-Serial Systolic Multiplier Over GF(2m)
    Lee, Chiou-Yng
    2012 SIXTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING (ICGEC), 2012, : 509 - 513
  • [48] A low latency semi-systolic multiplier over GF(2m)
    Kim, Kee-Won
    Kim, Seung-Hoon
    IEICE ELECTRONICS EXPRESS, 2013, 10 (13):
  • [49] A NEW BIT-SERIAL SYSTOLIC MULTIPLIER OVER GF(2M)
    ZHOU, BB
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (06) : 749 - 751
  • [50] Digit-serial systolic architectures for inversions over GF (2m)
    Yan, Zhiyuan
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 77 - 82