Development of timing driven IP design flow based on physical knowledge synthesis

被引:0
|
作者
Kumaraswamy, AK [1 ]
Erdogan, AT [1 ]
Atluri, I [1 ]
机构
[1] Univ Edinburgh, Sch Engn & Elect, Edinburgh, Midlothian, Scotland
关键词
D O I
10.1109/IWSOC.2004.1319877
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Over the last three years, many of the big vendors in electronic design automation have focused their R&D efforts on all-in-one RTL-to-GDSII tool suites that tie together logical or register-transfer-level design and synthesis with floor planning-placement and routing. The idea is that linking these tools tightly in a single flow will better equip engineers to deal with the timing, power and signal-integrity issues of deep-submicron fabrication processes by letting them write RTL and perform synthesis, placement and routing in a single pass. The result is to get designs out of the door more quickly. Recent CAD methodologies such as SP&R from Cadence have made an attempt to address issues of timing closures and design reliability both of which are gaining significance as device geometries continues to shrink further into the deep submicron realm. Addressing these issues requires new levels of integration between logic design and physical implementation technologies. This paper proposes a Timing Driven IP design flow based on PKS technology. The study progressed with the development of script files for efficient timing. The preliminary results indicate 5% efficiency in the timing.
引用
收藏
页码:193 / 197
页数:5
相关论文
共 50 条
  • [1] A SAT-based timing driven Place and Route flow for critical soft IP
    Fraisse, Henri
    Gaitonde, Dinesh
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 8 - 15
  • [2] Power and timing driven physical design automation
    Reis, R
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 348 - 357
  • [3] A timing-driven module-based chip design flow
    Mo, F
    Brayton, RK
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 67 - 70
  • [4] ONTOLOGY DEVELOPMENT FOR MODEL-DRIVEN DESIGN IN KNOWLEDGE BASED ENGINEERING
    van der Elst, Stefan
    van Tooren, Michel
    KEOD 2009: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON KNOWLEDGE ENGINEERING AND ONTOLOGY DEVELOPMENT, 2009, : 261 - 268
  • [5] An Iterative Synthesis Method For Timing-driven Design
    Jie, Zhang
    Lin, Jin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] Interface synthesis for IP based design
    Park, BI
    Park, IC
    Kyung, CM
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 227 - 230
  • [7] A semantic-driven synthesis flow for Platform-based design
    Zhu, Qi
    Davare, Abhijit
    Sangiovanni-Vincentelli, Alberto
    FOURTH ACM & IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2006, : 199 - 199
  • [8] Symbolic algebra and timing driven data-flow synthesis
    Peymandoust, A
    De Micheli, G
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 300 - 305
  • [9] Requirements Driven Knowledge System Design for Product Development
    Zhang, Pengcheng
    Gao, James
    PROCEEDINGS OF THE 6TH CIRP-SPONSORED INTERNATIONAL CONFERENCE ON DIGITAL ENTERPRISE TECHNOLOGY, 2010, 66 : 169 - 184
  • [10] RUMBLE: An Incremental Timing-Driven Physical-Synthesis Optimization Algorithm
    Papa, David A.
    Luo, Tao
    Moffitt, Michael D.
    Sze, C. N.
    Li, Zhuo
    Nam, Gi-Joon
    Alpert, Charles J.
    Markov, Igor L.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (12) : 2156 - 2168