Layout Synthesis for Topological Quantum Circuits With 1-D and 2-D Architectures

被引:6
|
作者
Lin, Yibo [1 ]
Yu, Bei [2 ]
Li, Meng [1 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78741 USA
[2] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Hong Kong, Peoples R China
关键词
Layout synthesis; quantum computing; topological quantum error correction (TQEC); ALGORITHM;
D O I
10.1109/TCAD.2017.2760511
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum computing has raised great interests for its potential to achieve an asymptotic speedup on specific problems. Current quantum devices suffer from noise which needs robust and scalable error-correcting schemes. Topological quantum error correction (TQEC) is among the most promising error-correcting techniques with exponential suppression of error with linear increase of space-time complexity. In this paper, we present the first work to explore space-time optimization between 1-D and 2-D architectures for TQEC circuits. We prove the NP-hardness of the qubit routing problem in the layout synthesis and propose an efficient algorithm to optimize space-time volumes for both 1-D and 2-D qubit architectures with promising experimental results.
引用
收藏
页码:1574 / 1587
页数:14
相关论文
共 50 条
  • [1] Design of efficient architectures for 1-D and 2-D DLMS adaptive filters
    Santha, K. R.
    Vaidehi, V.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2007, 40 (03) : 209 - 225
  • [2] VLSI architectures of the 1-D and 2-D discrete wavelet transforms for JPEG 2000
    Pan, SB
    Park, RH
    [J]. SIGNAL PROCESSING, 2002, 82 (07) : 981 - 992
  • [3] Efficient architectures for 1-D and 2-D lifting-based wavelet transforms
    Liao, HY
    Mandal, MK
    Cockburn, BF
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (05) : 1315 - 1326
  • [4] Efficient systolic architectures for 1-D and 2-D DLMS adaptive digital filters
    Van, LD
    Feng, WS
    [J]. 2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 399 - 402
  • [5] Synthesis and Characterization of 1-D BiSI and 2-D BiOI Nanostructures
    Lee, Juheon
    Min, Bong-Ki
    Cho, Insu
    Sohn, Youngku
    [J]. BULLETIN OF THE KOREAN CHEMICAL SOCIETY, 2013, 34 (03): : 773 - 776
  • [6] 1-D and 2-D Magnetostrictive Actuators
    Park, Young-Woo
    Noh, Myounggyu D.
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2019, 55 (07)
  • [7] HIGH-THROUGHPUT VLSI ARCHITECTURES FOR THE 1-D AND 2-D DISCRETE COSINE TRANSFORMS
    WANG, CL
    CHEN, CY
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (01) : 31 - 40
  • [8] 1-D and 2-D hot carrier layout optimization of N-LDMOS transistor arrays
    Brisbin, D
    Strachan, A
    Chaparala, P
    [J]. 2002 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP - FINAL REPORT, 2002, : 120 - 124
  • [9] COMPARISON OF 1-D AND 2-D AIRCRAFT IMAGES
    KANG, B
    STEINBERG, BD
    KESLER, SB
    [J]. IEEE INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING ///, 1989, : 525 - 528
  • [10] Binocular disparities of 1-D and 2-D contours
    Farell, B
    Ahuja, S
    [J]. INVESTIGATIVE OPHTHALMOLOGY & VISUAL SCIENCE, 1996, 37 (03) : 1307 - 1307