Design of Mixed-Voltage-Tolerant Crystal Oscillator Circuit in Low-Voltage CMOS Technology

被引:9
|
作者
Wang, Tzu-Ming [1 ]
Ker, Ming-Dou
Liao, Hung-Tai [1 ]
机构
[1] Natl Chiao Tung Univ, Nanoelect & Gigascale Syst Lab, Inst Elect, Hsinchu 300, Taiwan
关键词
Crystal oscillator; gate-oxide reliability; mixed-voltage I/O; I/O BUFFERS; OXIDE;
D O I
10.1109/TCSI.2009.2016172
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanometer-scale CMOS technology, the gate-oxide thickness has been scaled down to provide higher operating speed with lower power supply voltage. However, regarding compatibility with the earlier defined standards or interface protocols of CMOS ICs in a microelectronics system, the chips fabricated in the advanced CMOS processes face the gate-oxide reliability problems in the interface circuits due to the voltage levels higher than normal supply voltage (1 x VDD) required by earlier applications. As a result, mixed-voltage I/O circuits realized with only thin-oxide devices had been designed with advantages of less fabrication cost and higher operating speed to communicate with the circuits at different voltage levels. In this paper, two new mixed-voltage-tolerant crystal oscillator circuits realized with low-voltage CMOS devices are proposed without suffering the gate-oxide reliability issues. The proposed mixed-voltage crystal oscillator circuits, which are one of the key I/O cells in a cell library, have been designed and verified in a 90-min 1-V CMOS process, to serve 1-V/2-V tolerant mixed-voltage interface applications.
引用
收藏
页码:966 / 974
页数:9
相关论文
共 50 条
  • [1] Design of mixed-voltage crystal oscillator circuit in low-voltage CMOS technology
    Ker, Ming-Dou
    Liao, Hung-Tai
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1121 - 1124
  • [2] Design of High-Voltage-Tolerant ESD Protection Circuit in Low-Voltage CMOS Processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (01) : 49 - 58
  • [3] Mixed-voltage-tolerant I/O buffer design
    Lee, Tzung-Je
    Chang, Tie-Yan
    Wang, Chua-Chin
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 556 - 559
  • [4] High-voltage tolerant watchdog comparator in a low-voltage CMOS technology
    Potanin, VY
    Potanina, EE
    [J]. ICECS 2004: 11TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, 2004, : 270 - 273
  • [5] High-voltage-tolerant power supply in a low-voltage CMOS technology
    Potanin, VY
    Potanina, EE
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 393 - 396
  • [6] Low-voltage CMOS bias circuit
    Seevinck, E
    duPlessis, M
    Joubert, TH
    Theron, AE
    [J]. ELECTRONICS LETTERS, 1996, 32 (20) : 1879 - 1880
  • [7] LOW-VOLTAGE ANALOG IC DESIGN IN CMOS TECHNOLOGY
    COBAN, AL
    ALLEN, PE
    SHI, XD
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 955 - 958
  • [8] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cbeng
    [J]. 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +
  • [9] Design on mixed-voltage-tolerant I/O interface with novel tracking circuits in a 0.13-μM CMOS technology
    Chuang, CH
    Ker, MD
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 577 - 580
  • [10] A low-voltage CMOS current squarer circuit
    Wisetphanichkij, S
    Singkrajom, N
    Kumngern, M
    Dejhan, K
    [J]. International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 262 - 265