共 50 条
- [1] Design of mixed-voltage crystal oscillator circuit in low-voltage CMOS technology [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1121 - 1124
- [3] Mixed-voltage-tolerant I/O buffer design [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 556 - 559
- [4] High-voltage tolerant watchdog comparator in a low-voltage CMOS technology [J]. ICECS 2004: 11TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, 2004, : 270 - 273
- [5] High-voltage-tolerant power supply in a low-voltage CMOS technology [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 393 - 396
- [7] LOW-VOLTAGE ANALOG IC DESIGN IN CMOS TECHNOLOGY [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 955 - 958
- [8] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes [J]. 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +
- [9] Design on mixed-voltage-tolerant I/O interface with novel tracking circuits in a 0.13-μM CMOS technology [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 577 - 580
- [10] A low-voltage CMOS current squarer circuit [J]. International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 262 - 265