Low Jitter Circuits in Digital System using Phase Locked Loop

被引:0
|
作者
Telba, Ahmed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Coll Engn, Riyadh 11421, Saudi Arabia
关键词
Jitter; oscillator noise; oscillator stability; phase jitter; phase locked loops; phase noise; voltage controlled oscillators;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is important to eliminate noise at the early stages of communication systems. The Phase-Locked Loop (PLL) is designed to simplify different tasks such as clock recovery, data retiming, frequency translation and clock smoothing applications. The output signal from a given PLL suffers from an associated jitter especially at high bit rate resulting in bit errors at the receiver side and may cause malfunctioning for the all network if this error exceeds a certain threshold level. Lots of research work has been done towards analyzing, modeling and overcoming the problem of jitter associated with clock recovery circuits. One of the most recent approaches is to use a de-jitter circuit that uses a PLL clock recovery circuit by using another PLL with quartz stabilized (Voltage Controlled Crystal Oscillator) VCXO which gives superior stability and jitter performance. In this paper, the problem of jitter in clock recovery circuits will be studied and analyzed. The main objective is to develop an improved de-jitter circuit that may add some features to the already existing VCXO technique.
引用
收藏
页码:1029 / 1033
页数:5
相关论文
共 50 条
  • [41] Low-Jitter All-Digital Phase-Locked Loop with Novel PFD and High Resolution TDC & DCO
    Deng, Xiaoying
    Mo, Yanyan
    Lin, Xin
    Zhu, Mingcheng
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 29 - 34
  • [42] Control of the duration of the transients in a digital phase locked loop system
    Bryukhanov, Yu.A.
    Telecommunications and Radio Engineering (English translation of Elektrosvyaz and Radiotekhnika), 1992, 47 (07): : 13 - 16
  • [43] A digital phase-locked loop based LLRF system
    Fu, Xiaoliang
    Fong, Ken
    Yin, Zhiguo
    Zheng, Qiwen
    Au, Thomas
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2020, 962
  • [44] A low jitter,low spur multiphase phase-locked loop for an IR-UWB receiver
    邵轲
    陈虎
    潘姚华
    洪志良
    半导体学报, 2010, 31 (08) : 121 - 125
  • [45] A low jitter, low spur multiphase phase-locked loop for an IR-UWB receiver
    Shao Ke
    Chen Hu
    Pan Yaohua
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [46] Low Noise-Low Power Digital Phase-Locked Loop
    Saber, M.
    Jitsumatsu, Y.
    Khan, M. T. A.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1324 - 1329
  • [47] DIGITAL PHASE LOCKED LOOP.
    Reddy, C.P.
    Fountain, Erik
    1978, : 792 - 795
  • [48] Simulation technique for noise and timing jitter in phase locked loop
    Telba, A
    Noras, JM
    Abou El Ela, M
    AlMashary, B
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 501 - 504
  • [49] Phase-locked loop architecture for adaptive jitter optimization
    Vamvakos, SD
    Werner, C
    Nikolic, B
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 161 - 164
  • [50] A low jitter, fast locking delay locked loop using measure and control scheme
    Kim, TS
    Wang, SH
    Kirn, B
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 45 - 50