A clock methodology for high-performance microprocessors

被引:1
|
作者
Carrig, KM
Chu, AM
Ferraiolo, FD
Petrovick, JG
Scott, PA
Weiss, RJ
机构
[1] FIRST PASS,NW PALM WAY,FL
[2] CADENCE DESIGN SYST,SAN JOSE,CA
关键词
D O I
10.1023/A:1007999209786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses an effective clock methodology for the design of high-performance microprocessors. Key attributes include the clustering and balancing of crock loads, multiple clock domains, a balanced clock router with variable width wires to minimize skew, hierarchical clock wiring, automated verification, an interface to the Cadence Design Framework II(TM) environment, and a complete network model of the clock distribution, including loads. This crock methodology enabled creation of the entire clock network, including verification, in less than three days with approximately 180 ps of skew.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 50 条
  • [1] A clock methodology for high-performance microprocessors
    Carrig, KM
    Chu, AM
    Ferraiolo, FD
    Petrovick, JG
    Scott, PA
    Weiss, RJ
    [J]. PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 119 - 122
  • [2] A Clock Methodology for High-Performance Microprocessors
    Keith M. Carrig
    Albert M. Chu
    Frank D. Ferraiolo
    John G. Petrovick
    P. Andrew Scott
    Richard J. Weiss
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 217 - 224
  • [3] A new direction in ASIC high-performance clock methodology
    Carrig, KM
    Gargiulo, NT
    Gregor, RP
    Menard, DR
    Reindel, HE
    [J]. IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 593 - 596
  • [4] High-performance RISC microprocessors
    Choquette, J
    Gupta, M
    McCarthy, D
    Veenstra, J
    [J]. IEEE MICRO, 1999, 19 (04) : 48 - 55
  • [5] Clock Distribution Methodology for PowerPC™ Microprocessors
    Shantanu Ganguly
    Daksh Lehther
    Satyamurthy Pullela
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 181 - 189
  • [6] HIGH-PERFORMANCE MICROPROCESSORS - THE RISC DILEMMA
    HUANG, VKL
    [J]. IEEE MICRO, 1989, 9 (04) : 13 - 14
  • [7] Reducing power in high-performance microprocessors
    Tiwari, V
    Singh, D
    Rajgopal, S
    Mehta, G
    Patel, R
    Baez, F
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 732 - 737
  • [8] Technology for advanced high-performance microprocessors
    Bohr, MT
    El-Mansy, YA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) : 620 - 625
  • [9] Physical synthesis methodology for high performance microprocessors
    Chan, YH
    Kudva, P
    Lacey, L
    Northrop, G
    Rosser, T
    [J]. 40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 696 - 701
  • [10] The future evolution of high-performance microprocessors
    Jouppi, N
    [J]. MICRO-38: Proceedings of the 38th Annual IEEE/ACM International Symposiumn on Microarchitecture, 2005, : 155 - 155