Investigation of the stepped split protection gate L-Trench SOI LDMOS with ultra-low specific on-resistance by simulation

被引:15
|
作者
Wu, Lijuan [1 ]
Huang, Ye [1 ]
Wu, Yiqing [1 ]
Zhu, Lin [1 ]
Lei, Bing [1 ]
机构
[1] Changsha Univ Sci & Technol, Hunan Prov Key Lab Flexible Elect Mat Genome Engn, Sch Phys & Elect Sci, Changsha 410114, Hunan, Peoples R China
基金
中国国家自然科学基金;
关键词
Electron accumulation layer; Enhanced dielectric field; Stepped split protection gate; Switching losses; BREAKDOWN VOLTAGE; MOSFET; TRANSISTORS;
D O I
10.1016/j.mssp.2019.05.035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ultra-low specific on-resistance SOI LDMOS with stepped split protection gate L-trench (SSG LT LDMOS) is proposed. On the one hand, the stepped split protection gate (PG) not only assists in depleting the drift region but also modulates the vertical electric field. In addition, the PG diminishes the Miller capacitance, which decreasing gate-drain charge (Q(gd)) and switching losses of the proposed structure. On the other hand, the breakdown voltage (BV) of the proposed structure can be enhanced by the introduced L-trench (LT) and siliconon-insulator (SOI) layer. According to the enhanced dielectric layer field (ENDIF) effect, the depletion layer and inversion layer are formed in the both sides of the LT and the SOI layer to increase BV. The LT conspicuously shortens the length of the drift region while the high BV is maintained, which further reduces the specific on- resistance (R-on,R-sp) . The simulation results show that comparing with the conventional structure, R(on,sp )is reduced by 77.2%, the figure of merit (FOM1 = BV2/R-on,R-sp) and BV can be increased by 486.6% and 13.7%, respectively. Meanwhile, The loss figure of merit (FOM2 = R-on,R-sp*Q(gd)) is reduced by 83.8%.
引用
收藏
页码:272 / 278
页数:7
相关论文
共 50 条
  • [1] An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars
    Yang, Dong
    Hu, Shengdong
    Lei, Jianmei
    Huang, Ye
    Yuan, Qi
    Jiang, Yuyu
    Guo, Jingwei
    Cheng, Kun
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 269 - 278
  • [2] Research on Ultra-Low On-Resistance Trench Gate LDMOS Device
    Lin X.-N.
    Wu T.-Z.
    Xu C.-Q.
    Li R.-W.
    Zhang Y.
    Xue L.-J.
    Chen S.-X.
    Lin F.
    Liu S.-Y.
    Sun W.-F.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (08): : 1995 - 2002
  • [3] Ultra-Low Specific On-Resistance Trench SOI LDMOS with a Floating Lateral Field Plate
    Yang, Dong
    Hu, Shengdong
    Huang, Ye
    Jiang, Yuyu
    Cheng, Kun
    Yuan, Qi
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    IETE TECHNICAL REVIEW, 2018, 35 (04) : 342 - 350
  • [4] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    李鹏程
    罗小蓉
    罗尹春
    周坤
    石先龙
    张彦辉
    吕孟山
    Chinese Physics B, 2015, 24 (04) : 403 - 408
  • [5] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    Li Peng-Cheng
    Luo Xiao-Rong
    Luo Yin-Chun
    Zhou Kun
    Shi Xian-Long
    Zhang Yan-Hui
    Lv Meng-Shan
    CHINESE PHYSICS B, 2015, 24 (04)
  • [6] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    雷天飞
    罗小蓉
    葛锐
    陈曦
    王元刚
    姚国亮
    蒋永恒
    张波
    李肇基
    半导体学报, 2011, (10) : 49 - 52
  • [7] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    Lei Tianfei
    Luo Xiaorong
    Ge Rui
    Chen Xi
    Wang Yuangang
    Yao Guoliang
    Jiang Yongheng
    Zhang Bo
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [8] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Kun Cheng
    Shengdong Hu
    Yuyu Jiang
    Qi Yuan
    Dong Yang
    Ye Huang
    Jianmei Lei
    Zhi Lin
    Xichuan Zhou
    Fang Tang
    Journal of Computational Electronics, 2017, 16 : 83 - 89
  • [9] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Cheng, Kun
    Hu, Shengdong
    Jiang, Yuyu
    Yuan, Qi
    Yang, Dong
    Huang, Ye
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 83 - 89
  • [10] A Ultra-Low Specific On-Resistance and Extended Gate SJ LDMOS Structure
    Lijuan Wu
    Jiaqi Chen
    Hang Yang
    QiLin Ding
    Xing Chen
    Shaolian Su
    Transactions on Electrical and Electronic Materials, 2021, 22 : 211 - 216