共 50 条
Ultra-high drivability, high-mobility, low-voltage and high-integration intrinsically stretchable transistors
被引:23
|作者:
Huang, Weihong
[1
]
Jiao, Haoxuan
[1
]
Huang, Qiuyue
[1
]
Zhang, Jiaona
[1
]
Zhang, Min
[1
]
机构:
[1] Peking Univ, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
来源:
基金:
中国国家自然科学基金;
关键词:
THIN-FILM TRANSISTORS;
CARBON-NANOTUBE TRANSISTORS;
GATE DIELECTRICS;
POLYMER;
ELECTRONICS;
CIRCUITS;
FABRICATION;
SILICON;
D O I:
10.1039/d0nr05486k
中图分类号:
O6 [化学];
学科分类号:
0703 ;
摘要:
Realizing intrinsically stretchable transistors with high current drivability, high mobility, small feature size, low power and the potential for mass production is essential for advancing stretchable electronics a critical step forward. However, it is challenging to realize these requirements simultaneously due to the limitations of the existing fabrication technologies when integrating intrinsically stretchable materials into transistors. Here, we propose a removal-transfer-photolithography method (RTPM), combined with adopting poly(urea-urethane) (PUU) as a dielectric, to realize integratable intrinsically stretchable carbon nanotube thin-film transistors (IIS-CNT-TFTs). The realized IIS-CNT-TFTs achieve excellent electrical and mechanical properties simultaneously, showing high field-effect-mobility up to 221 cm(2) V-1 s(-1) and high current density up to 810 mu A mm(-1) at a low driving voltage of -1 V, which are both the highest values for intrinsically stretchable transistors today to the best of our knowledge. At the same time, the transistors can survive 2000 cycles of repeated stretching by 50%, indicating their promising applicability to stretchable circuits, displays, and wearable electronics. The achieved intrinsically stretchable thin-film transistors show higher electrical performance, higher stretching durability, and smaller feature size simultaneously compared with the state-of-the-art works, providing a novel solution to integratable intrinsically stretchable electronics. Besides, the proposed RTPM involves adopting removable sacrificial layers to protect the PDMS substrate and PUU dielectric during the photolithography and patterning steps, and finally removing the sacrificial layers to improve the electrical and mechanical performance. This method is generally applicable to further enhance the performance of the existing transistors and devices with a similar structure in soft electronics.
引用
收藏
页码:23546 / 23555
页数:11
相关论文