Robust Optimization of Test-Architecture Designs for Core-Based SoCs

被引:0
|
作者
Deutsch, Sergej [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
ON-CHIP; SYSTEMS; WRAPPER; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Today's technology allows for the integration of many cores in a single die, for instance, in core-based SoCs, and an even larger number of cores are likely to be integrated over multiple layers in a 3D stack. In order to minimize test cost, the test architecture in a core-based SOC is optimized for minimum test time. Optimization methods in use today assume that all relevant input parameters, such as core test time and power consumption during test, are known at the design stage. However, these parameters can change after manufacturing and, in that scenario, the originally designed test architecture may no longer be optimal. Moreover, conventional optimization methods have to consider worst-case estimates for all input parameters to ensure feasibility, which can result in conservative and hence expensive solutions. We propose the use of robust optimization for test-architecture design and test scheduling. This goal of this approach is to find a solution that remains close to optimal in the presence of parameter variations. Experimental results for the ITC'02 SoC benchmarks show that, compared to optimization methods that target only a single point in the input-parameter space, robust optimization can better optimize test time in the presence of parameter variations.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] USING VHDL IN CORE-BASED DESIGNS
    MCCHRYSTAL, S
    TOBIAS, J
    ELECTRONIC DESIGN, 1994, 42 (06) : 60 - 61
  • [22] Power-Aware Test Optimization for Core-Based 3D-SOCs under TSV-Constraints
    Banerjee, Sabyasachee
    Majumder, Subhashis
    Bhattacharya, Bhargab B.
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [23] A genetic algorithm based heuristic technique for power constrained test scheduling in core-based SOCs
    Giri, Chandan
    Sarkar, Soumojit
    Chattopadhyay, Santanu
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 320 - +
  • [24] Searching for Global Test Costs Optimization in Core-Based Systems
    Érika Cota
    Luigi Carro
    Marcelo Lubaszewski
    Alex Orailoğlu
    Journal of Electronic Testing, 2004, 20 : 357 - 373
  • [25] Parity-based output compaction for core-based SOCs
    Sinanoglu, O
    Orailoglu, A
    EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 15 - 20
  • [26] Searching for global test costs optimization in core-based systems
    Cota, É
    Carro, L
    Lubaszewski, M
    Orailoglu, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (04): : 357 - 373
  • [27] Embedded software-based self-test for programmable core-based designs
    Krstic, A
    Chen, L
    Lai, WC
    Cheng, KT
    Dey, S
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (04): : 18 - 27
  • [28] Assertion based design error diagnosis for core-based SoCs
    Kakoee, Mohammad Reza
    Neishaburi, M. H.
    Daneshtalab, Masoud
    Safari, Saeed
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 269 - 272
  • [29] A test time reduction algorithm for test architecture design for core-based system chips
    Goel, SK
    Marinissen, EJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (04): : 425 - 435
  • [30] An improved test control architecture and test control expansion for core-based system chips
    Waayers, T
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1145 - 1154