VIX: A Router Architecture for Priority-Aware Networks-on-Chip

被引:0
|
作者
Kogo, Takuma [1 ]
Yamasaki, Nobuyuki [1 ]
机构
[1] Keio Univ, Grad Sch Sci & Technol, Yokohama, Kanagawa 223, Japan
关键词
D O I
10.1109/IWIA.2010.15
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In future many-core chip multiprocessors (CMPs) and systems-on-chips (SoCs) architectures, networks-on-chip (NoC) will be one of the most critical components. In CMPs and SoCs, multiple applications will be executed concurrently and they interfere each other. Thus, packet conflicts will be caused in the NoC. Priority control is required in such environments, because each application has different bandwidth requirements and causes different traffic patterns of the packets. Unfortunately priority control degrades network performance and significantly increases the area of a priority-aware on-chip router. This paper proposes a router architecture for priority-aware NoCs in order to mitigate the performance and area overheads due to the priority control. We implement the proposed router architecture using a 90nm process technology. The synthesis result shows no critical path overhead and drastic reduction of the router area. The simulation result on a 8-ary 2-mesh network shows that the average latency of higher priority packets is reduced at the near saturation point.
引用
收藏
页码:11 / 18
页数:8
相关论文
共 50 条
  • [21] Five-port optical router for photonic networks-on-chip
    Ji, Ruiqiang
    Yang, Lin
    Zhang, Lei
    Tian, Yonghui
    Ding, Jianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    OPTICS EXPRESS, 2011, 19 (21): : 20258 - 20268
  • [22] Router design for application specific networks-on-chip on reconfigurable systems
    Vestias, Mario P.
    Neto, Horacio C.
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 389 - 394
  • [23] Broadband Operation of Nanophotonic Router for Silicon Photonic Networks-on-Chip
    Biberman, Aleksandr
    Lee, Benjamin G.
    Sherwood-Droz, Nicolas
    Lipson, Michal
    Bergman, Keren
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2010, 22 (12) : 926 - 928
  • [24] Memory Access Aware Mapping for Networks-on-Chip
    Jin, Xi
    Guan, Nan
    Deng, Qingxu
    Yi, Wang
    2011 IEEE 17TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2011), VOL 1, 2011, : 339 - 348
  • [25] AN OPTIMIZED OPTICAL ROUTER FOR MESH BASED OPTICAL NETWORKS-ON-CHIP
    Wang, Yue
    Chen, Zheng
    Chen, Ke
    Wang, Kang
    Gu, Huaxi
    2015 14TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS AND NETWORKS (ICOCN), 2015,
  • [26] Input-Output Selection Based Router for Networks-on-Chip
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 92 - 97
  • [27] A delay model for networks-on-chip output-queuing router
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 95 - +
  • [28] Priority-Aware Actuation Update Scheme in Heterogeneous Industrial Networks
    Kyung, Yeunwoong
    Sung, Jihoon
    Ko, Haneul
    Song, Taewon
    Kim, Youngjun
    SENSORS, 2024, 24 (02)
  • [29] Priority-aware Scheduling for Coexisting Wireless Body Area Networks
    Huang, Shiwei
    Cai, Jun
    2015 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS & SIGNAL PROCESSING (WCSP), 2015,
  • [30] Performance and Energy Aware Inhomogeneous 3D Networks-on-Chip Architecture Generation
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (06) : 1756 - 1769