VIX: A Router Architecture for Priority-Aware Networks-on-Chip

被引:0
|
作者
Kogo, Takuma [1 ]
Yamasaki, Nobuyuki [1 ]
机构
[1] Keio Univ, Grad Sch Sci & Technol, Yokohama, Kanagawa 223, Japan
关键词
D O I
10.1109/IWIA.2010.15
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In future many-core chip multiprocessors (CMPs) and systems-on-chips (SoCs) architectures, networks-on-chip (NoC) will be one of the most critical components. In CMPs and SoCs, multiple applications will be executed concurrently and they interfere each other. Thus, packet conflicts will be caused in the NoC. Priority control is required in such environments, because each application has different bandwidth requirements and causes different traffic patterns of the packets. Unfortunately priority control degrades network performance and significantly increases the area of a priority-aware on-chip router. This paper proposes a router architecture for priority-aware NoCs in order to mitigate the performance and area overheads due to the priority control. We implement the proposed router architecture using a 90nm process technology. The synthesis result shows no critical path overhead and drastic reduction of the router area. The simulation result on a 8-ary 2-mesh network shows that the average latency of higher priority packets is reduced at the near saturation point.
引用
收藏
页码:11 / 18
页数:8
相关论文
共 50 条
  • [1] An SDRAM-Aware Router for Networks-on-Chip
    Jang, Wooyoung
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (10) : 1572 - 1585
  • [2] An SDRAM-Aware Router for Networks-on-Chip
    Jang, Wooyoung
    Pan, David Z.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 800 - 805
  • [3] A router architecture with dual input and dual output channels for Networks-on-Chip
    Zhou, Wu
    Ouyang, Yiming
    Lu, Yingchun
    Liang, Huaguo
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 90
  • [4] An Intelligent Deflection Router for Networks-on-Chip
    Radetzki, Martin
    Kohler, Adan
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2009, : 57 - 62
  • [5] A router architecture with dual input and dual output channels for Networks-on-Chip
    Zhou, Wu
    Ouyang, Yiming
    Lu, Yingchun
    Liang, Huaguo
    Microprocessors and Microsystems, 2022, 90
  • [6] Thermal-aware IP virtualization and placement for networks-on-chip architecture
    Hung, W
    Addo-Quaye, C
    Theocharides, T
    Xie, I
    Vijaykrishnan, N
    Irwin, MJ
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 430 - 437
  • [7] A Novel Topology-Independent Router Architecture to Enhance Reliability and Performance of Networks-on-Chip
    Latif, Khalid
    Rahmani, Amir-Mohammad
    Nigussie, Ethiopia
    Tenhunen, Hannu
    Seceleanu, Tiberiu
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 454 - 462
  • [8] Implementation of a parametrizable router architecture for Networks-on-Chip (NoC) with Quality of Service (QoS) support
    Regidor, R.
    Tobajas, F.
    De Armas, V.
    Rivero, J. M.
    Sarmiento, R.
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [9] RASoC: A router soft-core for Networks-on-Chip
    Zeferino, CA
    Kreutz, ME
    Susin, AA
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 198 - 203
  • [10] Analytical router Modeling for Networks-on-Chip performance analysis
    Ogras, Umit Y.
    Marculescu, Radu
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1096 - 1101