The Design and Implementation of FIR Filter Based on Improved DA Algorithm

被引:0
|
作者
Yang, Jun [1 ]
Li, Hongye [1 ]
Li, Zongjing [1 ]
Han, Qing [1 ]
机构
[1] Yunnan Univ, Sch Informat Sci & Engn, Kunming, Peoples R China
关键词
FIR filter; look-up table; DA algorithm; FPGA; FDA Tool;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
FIR filter is widely used in the fields of signal processing with high fidelity. In the design of FIR filter the traditional algorithm such as serial DA algorithm, parallel DA algorithm and combined series and parallel DA algorithm are all not so suitable, which has lots of shortcomings. In this design, we improve the DA algorithm and uses the 4-BAAT method which optimizes the structure of LUT(look-up table) to realize the FIR filter. The process of FIR simple tap coefficients is achieved by the operation of shifting and reversing of symbol bit, which can pick up the speed and save the logic resources. This design adopts the Verilog HDL language, using FDA Tool to determine and quantify the coefficients with the given filter parameters. Then it uses Quartus 118.0 to integrate and wire, and Modelsim to simulate and verify. Compared with the filter achieved by standard DA algorithm, this filter reduces complexity, saves logic resources and picks up the speed besides it has the advantages of good reconfiguration, simple hardware structure and high real-time.
引用
收藏
页码:815 / 818
页数:4
相关论文
共 50 条
  • [31] DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic
    Nandal, Amita
    Vigneswaran, T.
    Rana, Ashwani K.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) : 863 - 884
  • [32] DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic
    Amita Nandal
    T. Vigneswaran
    Ashwani K. Rana
    Circuits, Systems, and Signal Processing, 2014, 33 : 863 - 884
  • [33] Design of DA-Based FIR Filter Architectures Using LUT Reduction Techniques
    Uma, A.
    Kalpana, P.
    Kumar, T. Naveen
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING & COMMUNICATION SYSTEMS, MCCS 2015, 2018, 453 : 221 - 230
  • [34] A Design of VB-DDC using DA-based Systolic FIR Filter
    Xu Ping
    Xia Wei
    He Zishu
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 3950 - 3953
  • [35] An Alternative Approach To Design Reconfigurable Mixed Signal VLSI DA Based FIR Filter
    Sharma, Prateek Kumar
    Khan, M. Tasleem
    Ahamed, Shaik Rafi
    PROCEEDINGS OF THE 2016 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (TECHSYM), 2016, : 284 - 288
  • [36] Equiripple FIR filter design by the FFT algorithm
    Cetin, AE
    Gerek, ON
    Yardimci, Y
    IEEE SIGNAL PROCESSING MAGAZINE, 1997, 14 (02) : 60 - 64
  • [37] IMPROVEMENTS OF A COMPLEX FIR FILTER DESIGN ALGORITHM
    SCHULIST, M
    SIGNAL PROCESSING, 1990, 20 (01) : 81 - 90
  • [38] An application of immune algorithm in FIR filter design
    Chen, XP
    Qu, B
    Lu, G
    PROCEEDINGS OF 2003 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS & SIGNAL PROCESSING, PROCEEDINGS, VOLS 1 AND 2, 2003, : 473 - +
  • [39] FIR filter design based on particle swarm algorithm with linear constraint
    Liu, Qing
    Cao, Guohua
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2008, 29 (05): : 996 - 999
  • [40] An Improved Teaching-Learning-Based Optimization Algorithm Applied to the Design of Linear Phase Digital FIR Filter
    Sharma, Shekhar
    Katiyal, Sumant
    Arya, L. D.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 241 - 246