Novel Parity-Preserving Designs of Reversible 4-Bit Comparator

被引:5
|
作者
Qi, Xue-mei [1 ,2 ]
Chen, Fu-long [1 ,2 ]
Wang, Hong-tao [1 ,2 ]
Sun, Yun-xiang [1 ,2 ]
Guo, Liang-min [1 ,2 ]
机构
[1] Anhui Normal Univ, Sch Math & Comp Sci, Wuhu 241003, Peoples R China
[2] Anhui Normal Univ, Network & Informat Secur Engn Res Ctr, Wuhu 241003, Peoples R China
关键词
Parity-preserving; TVG gate and CPG gate; FVGB block and CPGB block; Reversible comparator; Simulation;
D O I
10.1007/s10773-013-1904-9
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Reversible logic has attracted much attention in recent years especially when the calculation with minimum energy consumption is considered. This paper presents two novel approaches for designing reversible 4-bit comparator based on parity-preserving gates, which can detect any fault that affects no more than a single logic signal. In order to construct the comparator, three variable EX-OR gate (TVG), comparator gate (CPG), four variable EX-OR gate block (FVGB) and comparator gate block (CPGB) are designed, and they are parity-preserving and reversible. Their quantum equivalent implementations are also proposed. The design of two comparator circuits is completed by using existing reversible gates and the above new reversible circuits. All these comparators have been modeled and verified in Verilog hardware description language (Verilog HDL). The Quartus II simulation results indicate that their circuits' logic structures are correct. The comparative results are presented in terms of quantum cost, delay and garbage outputs.
引用
收藏
页码:1092 / 1102
页数:11
相关论文
共 50 条
  • [41] 4-Bit Flash Analog to Digital Converter Design using CMOS-LTE Comparator
    Kulkarni, Meghana
    Sridhar, V.
    Kulkarni, G. H.
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 772 - 775
  • [42] Optical Comparator for 4-bit and 6-bit QPSK-modulated Signals by Using Optical Delayed Interferometer
    Aikawa, Yohei
    [J]. 2018 IEEE PHOTONICS CONFERENCE (IPC), 2018,
  • [43] Optical Comparator for 4-Bit and 6-Bit QPSK-Modulated Signals by Using Optical Delayed Interferometer
    Aikawa, Yohei
    [J]. IEEE PHOTONICS JOURNAL, 2018, 10 (02):
  • [44] Design of 4-bit Flash Analog to Digital Converter using CMOS Comparator in Tanner Tool
    Kakde, Nupur S.
    Deshmukh, Amol Y.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (04): : 70 - 74
  • [45] Demonstration of an optoelectronic 4-bit analog-to-digital converter using a thyristor smart comparator
    Cai, J
    Taylor, GW
    [J]. OPTICS COMMUNICATIONS, 2000, 184 (1-4) : 79 - 88
  • [46] Design of 4-bit Flash Analog to Digital Converter using CMOS Comparator in Tanner Tool
    Kakde, Nupur S.
    Deshmukh, Amol Y.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (05): : 66 - 70
  • [47] A Synthesis Algorithm for 4-Bit Reversible Logic Circuits with Minimum Quantum Cost
    Li, Zhiqiang
    Chen, Hanwu
    Song, Xiaoyu
    Perkowski, Marek
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 11 (03)
  • [48] Design of Quantum Cost Efficient 4-Bit Reversible Universal Shift Register
    Maity, Heranmoy
    Biswas, Arindam
    Bhattacherjee, Anup Kr.
    Pal, Anita
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 44 - 47
  • [49] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    Mojtaba Noorallahzadeh
    Mohammad Mosleh
    Kamalika Datta
    [J]. Frontiers of Computer Science, 2024, 18
  • [50] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    Noorallahzadeh, Mojtaba
    Mosleh, Mohammad
    Datta, Kamalika
    [J]. FRONTIERS OF COMPUTER SCIENCE, 2024, 18 (06)