Adaptive pipeline depth control for processor power-management

被引:20
|
作者
Efthymiou, A [1 ]
Garside, JD [1 ]
机构
[1] Univ Manchester, Dept Comp Sci, Manchester M13 9PL, Lancs, England
来源
ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ICCD.2002.1106812
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A method of managing the power consumption of an embedded, single-issue processor by controlling its pipeline depth is proposed. The execution time will be increased but, if the method is applied to applications with slack time, the user-perceived performance may not be degraded. Two techniques are shown using an existing asynchronous processor as a starting point. The first method controls the pipeline occupancy using a token mechanism, the second enables adjacent pipeline stages to be merged, by making the latches between them 'permanently' transparent. An energy reduction of up to 16% is measured, using a collection of five benchmarks.
引用
收藏
页码:454 / 457
页数:4
相关论文
共 50 条
  • [41] A Fine-Grained Runtime Power/Performance Optimization Method for Processors with Adaptive Pipeline Depth
    姚骏
    Shinobu Miwa
    Hajime Shimada
    Shinji Tomita
    Journal of Computer Science & Technology, 2011, 26 (02) : 292 - 301
  • [42] GREEN DATA CENTER USING CENTRALIZED POWER-MANAGEMENT OF NETWORK AND SERVERS
    Tran Manh Nam
    Nguyen Huu Thanh
    Doan Anh Tuan
    2016 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATIONS (ICEIC), 2016,
  • [43] Adoption of Abstract Power-Management Specification to FPGA-Based Design
    Macko, D.
    2016 INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA), 2016,
  • [44] Identification and Control for Processor Power Management An approach for a priori known workloads
    Luiz, Saulo O. D.
    Perkusich, Angelo
    Nogueira Lima, Antonio Marcus
    Silva, Jaidilson
    Almeida, Hyggo
    Bastos Silva, Gustavo Riesemberg
    2012 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2012, : 410 - 411
  • [45] ENERGY-SAVING NETWORK POWER-MANAGEMENT [ES-NP]
    Grabowski, Michael
    ELECTRONICS WORLD, 2014, 120 (1936): : 12 - 15
  • [46] Temperature-compensated CMOS ring oscillator for power-management circuits
    Leung, K. N.
    Lo, C. H.
    Mok, P. K. T.
    Mai, Y. Y.
    Leung, W. Y.
    Chan, M. J.
    ELECTRONICS LETTERS, 2007, 43 (15) : 786 - 787
  • [47] Adaptive Power Control Aware Depth Routing in Underwater Sensor Networks
    Ahmed, Ghufran
    Islam, Saiful
    Ali, Ihsan
    Hayder, Isra Adil
    Ahmed, Abdelmuttlib Ibrahim Abdalla
    Talha, Muhammad
    Alshamrani, Sultan S.
    Ibrahim, Ag Asri Ag
    CMC-COMPUTERS MATERIALS & CONTINUA, 2021, 69 (01): : 1301 - 1322
  • [48] Early-Stage Verification of Power-Management Specification in Low-Power Systems Design
    Macko, Dominik
    Jelemenska, Katarina
    Cicak, Pavel
    2016 IEEE 19TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2016, : 157 - 162
  • [49] Fine-Grained Adaptive Power Management of the SPARC M7 Processor
    Krishnaswamy, Venkat
    Brooks, Jeffrey
    Konstadinidis, Georgios
    McAllister, Curtis
    Pham, Ha
    Turullols, Sebastian
    Shin, Jinuk Luke
    YangGong, Yifan
    Zhang, Haowei
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 74 - U96
  • [50] An analysis about increasable latch overhead time for processor pipeline depth increase
    Magoshi, H
    Murakami, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 2005, 88 (05): : 29 - 36