ASIP-based multiprocessor SoC design for simple and double binary turbo decoding

被引:0
|
作者
Muller, Olivier [1 ]
Baghdadi, Amer [1 ]
Jezequel, Michel [1 ]
机构
[1] ENST Bretagne, Dept Elect, Technopole Brest Iroise, F-29238 Brest, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new multiprocessor platform for high throughput turbo decoding. The proposed platform is based on a new configurable ASIP combined with an efficient memory and communication interconnect scheme. This Application-Specific Instruction-set Processor has an SIMD architecture with a specialized and extensible instruction-set and 5-stages pipeline control. The attached memories and communication interfaces enable the design of efficient multiprocessor architectures. These multiprocessor architectures benefit from the recent shuffling technique introduced in the turbo-decoding field to reduce communication latency. The major characteristics of the proposed platform are its flexibility and scalability which make it reusable for various standards and operating modes. Results obtained for double binary DVB-RCS turbo codes demonstrate a 100 Mbit/s throughput using 16-ASIP multiprocessor architecture.
引用
收藏
页码:1330 / +
页数:2
相关论文
共 50 条
  • [21] Memory-Reduced MAP Decoding for Double-Binary Convolutional Turbo Code
    He, Jinjin
    Wang, Zhongfeng
    Liu, Huaping
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 469 - 472
  • [22] A new VLSI design for decoding of Reed-Solomon codes based on ASIP
    Xu, YX
    Xia, F
    Yao, QD
    Qui, PL
    Wang, K
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 448 - 451
  • [23] Parallel Decoding Structure of Turbo Code Based on Double Prediction Control
    Xue, Xiangyu
    Wang, Ke
    Xu, Zhao
    [J]. 2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [24] Low-power traceback MAP decoding for double-binary convolutional turbo decoder
    Lin, Cheng-Hung
    Chen, Chun-Yu
    Wu, An-Yeu
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 736 - +
  • [25] A low-memory intensive decoding architecture for double-binary convolutional turbo code
    Zhan, Ming
    Zhou, Liang
    Wu, Jun
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2014, 22 (01) : 202 - 213
  • [26] High-Speed and Low-Complexity Decoding Architecture for Double Binary Turbo Code
    Kwon, Kon-Woo
    Baek, Kwang-Hyun
    Lee, Jeong Woo
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (11) : 2458 - 2461
  • [27] Hardware Design of a Low Complexity, Parallel Interleaver for WiMax Duo-Binary Turbo Decoding
    Martina, Maurizio
    Nicola, Mario
    Masera, Guido
    [J]. IEEE COMMUNICATIONS LETTERS, 2008, 12 (11) : 846 - 848
  • [28] A New Algorithm without Exponential and Logarithmic Computations in Iterative Decoding for Double Binary Convolutional Turbo Code
    Zhan, Ming
    Zhou, Liang
    Wang, Chen
    [J]. 2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [29] A turbo code interleaver design criterion based on the performance of iterative decoding
    Hokfelt, J
    Edfors, O
    Maseng, T
    [J]. IEEE COMMUNICATIONS LETTERS, 2001, 5 (02) : 52 - 54
  • [30] Study of turbo codes and decoding in binary erasure channel based on stopping set analysis
    Lee, JW
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2006, E89B (04) : 1178 - 1186