High-resolution and all-digital on-chip delay measurement with low supply sensitivity for SoC applications

被引:0
|
作者
Sheng, Duo [1 ]
Chung, Ching-Che [2 ]
Lai, Hsiu-Fan [1 ]
Jhao, Shu-Syun [1 ]
机构
[1] Fu Jen Catholic Univ, Dept Elect Engn, Taipei 24205, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
来源
IEICE ELECTRONICS EXPRESS | 2014年 / 11卷 / 03期
关键词
OCDM; delay line; low supply sensitivity;
D O I
10.1587/elex.11.20131011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital on-chip delay measurement (OCDM) architecture with high delay measurement resolution and low supply voltage sensitivity for efficiently detection and diagnosis in the high performance system-on-chip (SoC) applications is presented. Based on the proposed differential delay line pair (DDLP) and an cascade-stage delay line, the quantization resolution of the proposed OCDM not only has a high immunity to supply voltage variations without an extra self-biasing or calibration circuit, but also achieves to several picoseconds. Simulation results show that delay measurement resolution can be improved to 1.04 ps, and the average delay resolution variation is 11 fs with +/- 10% supply voltage variations. In addition, the proposed design can be implemented in all-digital design manner, making it very suitable for SoC applications as well as system-level integration.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [31] HIGH-RESOLUTION HIGH-SENSITIVITY HUMAN-COMPUTER ALGORITHM AND GESTURE CONTROL SOC CHIP FOR ARTIFICIAL INTELLIGENCE APPLICATIONS
    Li, Chen
    Zhou, Tao
    Wen, Jianxin
    Zhao, Yuhang
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [32] An all-digital high-precision built-in delay time measurement circuit
    Tsai, Ming-Chien
    Cheng, Ching-Hwa
    Yang, Chiou-Mao
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 249 - 254
  • [33] A Voltage-Scalable Low-Power All-Digital Temperature Sensor for On-Chip Thermal Monitoring
    Ku, Chia-Yuan
    Liu, Tsung-Te
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (10) : 1658 - 1662
  • [34] Low-Power All-Digital Manchester-Encoding-Based High-Speed SerDes Transceiver for On-Chip Networks
    Elsayed, Abdelrahman H.
    Tadros, Ramy N.
    Ghoneima, Maged
    Ismail, Yehea
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2752 - 2755
  • [35] A Power Supply On-Chip with Low Power Dissipation for Low Power Digital Integrated Circuit Applications
    Zhang, Haipeng
    Yang, Shaodan
    Yin, Yadong
    Wang, Dejun
    APPLIED SCIENCE, MATERIALS SCIENCE AND INFORMATION TECHNOLOGIES IN INDUSTRY, 2014, 513-517 : 3844 - 3849
  • [36] A High-Resolution Nanosecond-Scale On-Chip Voltage Sensor for FPGA Applications
    Xu, Xinchi
    Wang, Yonggang
    Wu, Bo
    Wang, Zeyu
    Zhou, Yonghang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [37] High-Resolution All-Digital Transmit Beamformer for High-Frequency and Wearable Ultrasound Imaging Systems
    Sheng, Duo
    Lin, Jun-Wei
    Wang, Yi-Hsiang
    Huang, Chih-Chung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 492 - 502
  • [38] A High-Linearity and High-Resolution All-Digital Phase Modulator With Calibration Algorithm for LINC Transmitters
    Wang, Yang
    Xie, Linlin
    Qiao, Shushan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 120 - 122
  • [39] An All-Digital Delay-Locked Loop for High-Speed Memory Interface Applications
    Chen, Shih-Lun
    Ho, Ming-Jing
    Sun, Yu-Ming
    Lin, Maung Wai
    Lai, Jung-Chin
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [40] An On-Chip All-Digital Measurement Circuit to Characterize Phase-Locked Loop Response in 45-nm SOI
    Fischette, Dennis
    DeSantis, Richard
    Lee, John Haeseon
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 609 - 612