High-resolution and all-digital on-chip delay measurement with low supply sensitivity for SoC applications

被引:0
|
作者
Sheng, Duo [1 ]
Chung, Ching-Che [2 ]
Lai, Hsiu-Fan [1 ]
Jhao, Shu-Syun [1 ]
机构
[1] Fu Jen Catholic Univ, Dept Elect Engn, Taipei 24205, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
来源
IEICE ELECTRONICS EXPRESS | 2014年 / 11卷 / 03期
关键词
OCDM; delay line; low supply sensitivity;
D O I
10.1587/elex.11.20131011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital on-chip delay measurement (OCDM) architecture with high delay measurement resolution and low supply voltage sensitivity for efficiently detection and diagnosis in the high performance system-on-chip (SoC) applications is presented. Based on the proposed differential delay line pair (DDLP) and an cascade-stage delay line, the quantization resolution of the proposed OCDM not only has a high immunity to supply voltage variations without an extra self-biasing or calibration circuit, but also achieves to several picoseconds. Simulation results show that delay measurement resolution can be improved to 1.04 ps, and the average delay resolution variation is 11 fs with +/- 10% supply voltage variations. In addition, the proposed design can be implemented in all-digital design manner, making it very suitable for SoC applications as well as system-level integration.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [1] Note: Wide-range and high-resolution on-chip delay measurement circuit with low supply-voltage sensitivity for SoC applications
    Sheng, Duo
    Hung, Yu-Chan
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2016, 87 (11):
  • [2] All-Digital High-Resolution Frequency Measurement SoC for Rapid MEMS Readouts
    Sahu, Hitesh Kumar
    Sarkar, Emon
    Sathe, Pushkar
    Somappa, Laxmeesha
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [3] An all-digital phase-locked loop with high-resolution for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 207 - +
  • [4] A High-Resolution On-Chip Propagation Delay Measurement Scheme
    Jaya, Gibran L.
    Chen, Shoushun
    Siek, Liter
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 143 - 144
  • [5] A CMOS based High Resolution All-Digital Temperature Sensor with Low Power Supply Sensitivity
    Das, Soumyashib
    Wadhwa, Sanjay
    Das, Devarshi Mrinal
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 137 - 140
  • [6] A LOW-POWER HIGH-RESOLUTION ALL-DIGITAL ON-CHIP JITTER SENSOR FOR A 1-3 GHZ CLOCK GENERATOR
    Chou, Pei-Yuan
    Lin, Wei-Ling
    Cheng, Chiang Hu
    Lin, Tay-Jyi
    Wang, Jyh-Herng
    Wang, Jinn-Shyan
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 693 - 695
  • [7] All-digital SoC Thermal Sensor using On-chip High Order Temperature Curvature Correction
    Saligane, Mehdi
    Khayatzadeh, Mahmood
    Zhang, Yiqun
    Jeong, Seokhyeon
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [8] A Deterministic-Dither-Based, All-digital System for On-chip Power Supply Noise Measurement
    Sankaragomathi, Kannan
    Smith, William
    Otis, Brian
    Sathe, Visvesh
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 283 - 286
  • [9] Circuits and techniques for high-resolution measurement of on-chip power supply noise
    Alon, E
    Stojanovic, V
    Horowitz, M
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 102 - 105
  • [10] Circuits and techniques for high-resolution measurement of on-chip power supply noise
    Alon, E
    Stojanovic, V
    Horowitz, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 820 - 828