A design for a low-power digital matched filter applicable to W-CDMA

被引:6
|
作者
Goto, S
Yamada, T
Takayama, N
Matsushita, Y
Harada, Y
Yasuura, H
机构
关键词
D O I
10.1109/DSD.2002.1115371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design for a low power digital matched filter (DMF) applicable to Wideband-Code Division Multiple Access (W-CDMA), which is a Direct-Sequence Spread-Spectrum (DS-SS) communication system. The proposed architectural approach to reducing the power consumption focuses on the reception registers and the correlation-calculating unit (CCU), which dissipate the majority of the power in a DMF The main features are asynchronous latch clock generation for the reception registers, parallelism of the correlation calculation operations and bit manipulation for chip-correlation operations. A DMF is designed in compliance with the W-CDMA specifications incorporating the proposed techniques, and its properties are evaluated by computer simulations at the gate level using 0.18-mum CMOS standard cell array technology. The results of the simulations show a power consumption of 9.3 mW (@15.6MHz, 1.6V), which is only about 30% of the power consumption of conventional DMFs.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [21] Low-power design of an SDA digital filter for LS-DSP
    Che, Deliang
    Wang, Zhong
    Shen, Xubang
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2005, 26 (08): : 1586 - 1590
  • [22] Guest Editorial: Low-Power Digital Filter Design Techniques and Their Applications
    Yong Lian
    Ya Jun Yu
    Circuits, Systems and Signal Processing, 2010, 29 : 1 - 5
  • [23] Low-power consuming analog-type matched filter for DS-CDMA mobile radio
    Sawahashi, M
    Adachi, F
    Shou, GL
    Zhou, CM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (12) : 2071 - 2077
  • [24] Robust design of a W-CDMA digital modem for tolerance to system clock glitches
    Mukherjee, P
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2001, : 200 - 205
  • [25] Efficient VLSI design of a pulse shaping filter and DAC interface for W-CDMA transmission
    Berenguer, I
    Palazzi, M
    Bastidas-Garcia, O
    Bonizec, L
    Rasse, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 373 - 376
  • [26] Design of I/Q Demodulator for W-CDMA
    Marzuki, A.
    Shakaff, Ali Yeon Md
    Sauli, Zaliman
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 99 - +
  • [27] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [28] A floating-gate-MOS-based low-power CDMA matched filter employing capacitance disconnection technique
    Yamasaki, T
    Fukuda, T
    Shebata, T
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 267 - 270
  • [29] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 371 - 382
  • [30] A low-power floating-Gate-MOS-based CDMA matched filter featuring coupling capacitor disconnection
    Yamasaki, Toshihiko
    Shibata, Tadashi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (02) : 422 - 430