Layout-based statistical modeling for the prediction of the matching properties of MOS transistors

被引:18
|
作者
Conti, M [1 ]
Crippa, P [1 ]
Orcioni, S [1 ]
Turchetti, C [1 ]
机构
[1] Univ Ancona, Dipartimento Elettron & Automat, I-60131 Ancona, Italy
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS | 2002年 / 49卷 / 05期
关键词
mismatch; partitioned layout; statistical modeling; stochastic process;
D O I
10.1109/TCSI.2002.1001958
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new methodology for statistical mismatch analysis of MOS transistor pairs is presented. Size and shape, as well as placement and partitioning of devices are taken into account by using a statistical approach based on stochastic process theory. The method depends on device geometry and mutual distances between devices and has been developed by first defining a transformation which maps the statistical behavior of the technological parameters considered as sources of errors into the behavior of device parameters. A useful expression for the parameter mismatch variance depending on the layout has been derived by assuming a particular form for the autocorrelation function of process parameters. Finally, the method has been used to analyze and compare the mismatch effect on several interdigitated and common-centroid structures.
引用
收藏
页码:680 / 685
页数:6
相关论文
共 50 条
  • [1] Matching of MOS transistors with different layout styles
    Bastos, J
    Steyaert, M
    Graindourze, B
    Sansen, W
    ICMTS 1996 - 1996 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 1996, : 17 - 18
  • [2] Statistical modeling of MOS transistors
    Conti, M.
    Crippa, P.
    Orcioni, S.
    Turcbetti, C.
    International Workshop on Statistical Metrology, Proceedings, IWSM, 1998, : 92 - 95
  • [3] Layout-Based Modeling and Mitigation of Multiple Event Transients
    Ebrahimi, Mojtaba
    Asadi, Hossein
    Bishnoi, Rajendra
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (03) : 367 - 379
  • [4] MATCHING PROPERTIES OF MOS-TRANSISTORS
    PELGROM, MJM
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1991, 305 (03): : 624 - 626
  • [5] MATCHING PROPERTIES OF MOS-TRANSISTORS
    PELGROM, MJM
    DUINMAIJER, ACJ
    WELBERS, APG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1433 - 1440
  • [6] Modeling statistical dopant fluctuations in MOS transistors
    Stolk, PA
    Widdershoven, FP
    Klaassen, DBM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (09) : 1960 - 1971
  • [7] A new approach to modeling statistical variations in MOS transistors
    Tulunay, G
    Dundar, G
    Ataman, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 757 - 760
  • [8] Device modeling of statistical dopant fluctuations in MOS transistors
    Stolk, PA
    Widdershoven, FP
    Klaassen, DBM
    SISPAD '97 - 1997 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 1997, : 153 - 156
  • [9] Lay-Net: Grafting Netlist Knowledge on Layout-Based Congestion Prediction
    Zheng, Su
    Zou, Lancheng
    Xu, Peng
    Liu, Siting
    Yu, Bei
    Wong, Martin
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [10] PCB Layout-Based Spatiotemporal Graph Convolution Network for Anomaly Prediction in Solder Paste Printing
    Liu, Binkun
    Kang, Yu
    Zhao, Yun-Bo
    Cao, Yang
    Xu, Zhenyi
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2025, 15 (01): : 214 - 223