Wide Quantum Circuit Optimization with Topology Aware Synthesis

被引:4
|
作者
Weiden, Mathias [1 ]
Kalloor, Justin [1 ]
Kubiatowicz, John [1 ]
Younis, Ed [2 ]
Iancu, Costin [2 ]
机构
[1] Univ Calif Berkeley, Dept Comp Sci, Berkeley, CA 94720 USA
[2] Lawrence Berkeley Natl Lab, Computat Res Div, Berkeley, CA USA
关键词
quantum computing; hardware aware software; compilation; synthesis;
D O I
10.1109/QCS56647.2022.00006
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Unitary synthesis is an optimization technique that can achieve optimal gate counts while mapping quantum circuits to restrictive qubit topologies. Synthesis algorithms are limited in scalability by their exponentially growing run times. Application to wide circuits requires partitioning into smaller components. In this work, we explore methods to reduce depth and multi-qubit gate count of wide, mapped quantum circuits using synthesis. We present TopAS, a topology aware synthesis tool that preconditions quantum circuits before mapping. Partitioned subcircuits are optimized and fitted to sparse subtopologies to balance the opposing demands of synthesis and mapping algorithms. Compared to state of the art wide circuit synthesis algorithms, TopAS is able to reduce depth on average by 35.2% and CNOT count by 11.5% for mesh topologies. Compared to the optimization and mapping algorithms of Qiskit and Tket, TopAS is able to reduce CNOT counts by 30.3% and depth by 38.2% on average.
引用
收藏
页码:1 / 11
页数:11
相关论文
共 50 条
  • [1] Towards Optimal Topology Aware Quantum Circuit Synthesis
    Davis, Marc G.
    Smith, Ethan
    Tudor, Ana
    Sen, Koushik
    Siddiqi, Irfan
    Iancu, Costin
    IEEE INTERNATIONAL CONFERENCE ON QUANTUM COMPUTING AND ENGINEERING (QCE20), 2020, : 223 - 234
  • [2] Physical constraint-aware CNOT quantum circuit synthesis and optimization
    Zhu, Mingqiang
    Cheng, Xueyun
    Zhu, Pengcheng
    Chen, Liang
    Guan, Zhijin
    QUANTUM INFORMATION PROCESSING, 2022, 22 (01)
  • [3] Physical constraint-aware CNOT quantum circuit synthesis and optimization
    Mingqiang Zhu
    Xueyun Cheng
    Pengcheng Zhu
    Liang Chen
    Zhijin Guan
    Quantum Information Processing, 22
  • [4] Analog Circuit Topology Representation for Automated Synthesis and Optimization
    Rojec, Ziga
    Olensek, Jernej
    Fajfar, Iztok
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2018, 48 (01): : 29 - 40
  • [5] Synthesis and optimization by quantum circuit description language
    Zomorodi-Moghadam, Mariam
    Taherkhani, Mohammad-Amin
    Navi, Keivan
    Navi, Keivan (navi@sbu.ac.ir), 1600, Springer Verlag (8911): : 74 - 91
  • [6] Signal-Division-Aware Analog Circuit Topology Synthesis Aided by Transfer Learning
    Zhao, Zhenxin
    Luo, Jiang
    Liu, Jun
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (11) : 3481 - 3490
  • [7] Variability-Aware Approximate Circuit Synthesis via Genetic Optimization
    Balaskas, Konstantinos
    Klemme, Florian
    Zervakis, Georgios
    Siozios, Kostas
    Amrouch, Hussam
    Henkel, Joerg
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (10) : 4141 - 4153
  • [8] Topology optimization of conductors in electrical circuit
    Nomura, Katsuya
    Yamasaki, Shintaro
    Yaji, Kentaro
    Bo, Hiroki
    Takahashi, Atsuhiro
    Kojima, Takashi
    Fujita, Kikuo
    STRUCTURAL AND MULTIDISCIPLINARY OPTIMIZATION, 2019, 59 (06) : 2205 - 2225
  • [9] Topology optimization of conductors in electrical circuit
    Katsuya Nomura
    Shintaro Yamasaki
    Kentaro Yaji
    Hiroki Bo
    Atsuhiro Takahashi
    Takashi Kojima
    Kikuo Fujita
    Structural and Multidisciplinary Optimization, 2019, 59 : 2205 - 2225
  • [10] Uncertainty-aware circuit optimization
    Bai, XL
    Visweswariah, C
    Strenski, PN
    Hathaway, DJ
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 58 - 63