M2A2: Microscale Modular Assembled ASICs for High-Mix, Low-Volume, Heterogeneously Integrated Designs

被引:2
|
作者
Sayal, Aseem [1 ]
Ajay, Paras [2 ]
McDermott, Mark W. [1 ]
Sreenivasan, S. V. [1 ,2 ]
Kulkarni, Jaydeep P. [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[2] Univ Texas Austin, Dept Mech Engn, Austin, TX 78712 USA
关键词
Application-specific integrated circuit (ASIC); field-programmable gate array (FPGA); jet-and-flash imprint lithography (J-FIL); prefabricated block (PFB); ALGORITHM;
D O I
10.1109/TCAD.2020.2982621
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With CMOS process technology scaling, the mask cost for fabricating nano-scale transistors, contacts, and interconnects has become prohibitively expensive, especially, for low volume designs. Moreover, higher transistor density has resulted in higher design complexity and large-sized die, which has led to an increase in the design cycle time and degradation in the process yield. These challenges are forcing low-volume application-specific integrated circuits (ASICs) toward highly suboptimal field-programmable gate arrays (FPGAs). In this article, we propose a new approach for designing and fabricating high-mix, low-volume heterogeneously integrated ASICs, referred to as Microscale Modular Assembled ASIC (M2A2), consisting of: 1) pick-and-place assembly of prefabricated blocks (PFBs) which utilizes the nano-precision placement capabilities developed in jet-and-flash imprint lithography (J-FIL) and 2) EDA design methodology utilizing unsupervised learning and graph-matching techniques. The EDA methodology leverages existing CAD tool infrastructure for easy adoption into the current EDA ecosystem. The proposed fabrication technology makes use of pick-and-place assembly technique to allow nano-precise assembly of PFBs. The PFBs can be fabricated in advanced process nodes and then knitted together on a wafer substrate. Custom-designed low-cost back-end metal layers can then be created/placed on top of the PFB knitted layer to realize a variety of high-mix, low-volume ASIC designs. M2A2 would allow more flexibility in front-end design by optimal PFB selection and knitting compared to the earlier proposed approaches such as structured ASICs (sASICs). In this article, the performance of M2A2-based designs are compared with different design technologies, such as baseline ASICs, FPGAs, and sASICs at 16 nm, 40 nm, and 130 nm CMOS process nodes. The post-PNR simulation results achieved over 15 IWLS benchmarks show that the proposed M2A2 designs achieve 27.11x-34.89x reduced power-delay-product (PDP) compared to FPGAs, and incur 1.69 x -2.36x larger area compared to the baseline ASICs. The M2A2 designs achieve 15%-68.5% smaller area and 8.5%-52% higher performance compared to the sASIC methodologies. Moreover, the key fabrication steps in the proposed M2A2 technology are presented. The experimental fab results along with the proposed EDA flow simulations show promising results for the proposed M2A2 technology. Design tradeoffs and process challenges for large scale deployment of the M2A2 technology are discussed along with their mitigation strategies.
引用
收藏
页码:4760 / 4776
页数:17
相关论文
共 50 条
  • [41] CONWIP versus POLCA: A Comparative Analysis in a High-Mix, Low-Volume (HMLV) Manufacturing Environment with Batch Processing
    Frazee, Todd
    Standridge, Charles
    JOURNAL OF INDUSTRIAL ENGINEERING AND MANAGEMENT-JIEM, 2016, 9 (02): : 432 - 449
  • [42] Development of Production Planning Method to Reduce Setup Time on Bending Process in High-Mix Low-Volume Production
    Yoshida, Kazunori
    Mitsuta, Hiroki
    Kondo, Dai
    Mitsuishi, Yoshio
    Tanaka, Masataka
    INTERNATIONAL JOURNAL OF AUTOMATION TECHNOLOGY, 2025, 19 (02) : 153 - 161
  • [44] Real life evaluation of a model-based combined dispatching approach at a low-volume high-mix ASIC facility
    Gissrau, Mike
    Rose, Oliver
    SIMULATION IN PRODUKTION UND LOGISTK 2013, 2013, 316 : 133 - 143
  • [45] TaylorMade Visual Burr Detection for High-mix Low-volume Production of Non-convex Cylindrical Metal Objects
    Kyosuke, Tashiro
    Koji, Takeda
    Shogo, Aoki
    Haoming, Ye
    Tomoe, Hiroki
    Kanji, Tanaka
    PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION APPLICATIONS AND METHODS (ICPRAM), 2021, : 395 - 400
  • [46] Algorithm of lithography advanced process control system for high-mix low-volume products - art. no. 651820
    Kawamura, Eiichi
    Metrology, Inspection, and Process Control for Microlithography XXI, Pts 1-3, 2007, 6518 : 51820 - 51820
  • [47] Improving Delivery Performance in High-Mix Low-Volume Manufacturing by Model-Based and Data-Driven Methods
    Godri, Istvan
    APPLIED SCIENCES-BASEL, 2022, 12 (11):
  • [48] Real-Time Decision-Support System for High-Mix Low-Volume Production Scheduling in Industry 4.0
    Kocsi, Balazs
    Matonya, Michael Maiko
    Pusztai, Laszlo Peter
    Budai, Istvan
    PROCESSES, 2020, 8 (08)
  • [49] Practical Order Release Planning Linking Enterprise and Shop Floor Tracking Systems for High-Mix Low-Volume (HMLV) Manufacturing
    Chua, Tay-Jin
    Cai, Tian-Xiang
    Wang, Feng-Yu
    2012 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND ENGINEERING MANAGEMENT (IEEM), 2012, : 2189 - 2193
  • [50] Pursuing the increase of factory automation in 200mm frontend manufacturing to manage the changes imposed by the transition from high-volume low-mix to high-mix low-volume production
    Heinrich, Harald
    Schneider, Germar
    Heinlein, Frank
    Keil, Sophia
    Deutschlaender, Arthur
    Lasch, Rainer
    2008 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2008, : 148 - +