Inherently linear capacitor error-averaging techniques for pipelined A/D conversion

被引:32
|
作者
Chiu, Y [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
active capacitor error-averaging; average residue voltage; complementary residue pair; DNL; effective-number-of-bits; INL; passive capacitor error-averaging; pipelined A/D conversion; SNDR;
D O I
10.1109/82.826750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New passive capacitor mismatch error-averaging techniques for pipelined analog-to-digital conversion is presented. The excellent linearity inherent to the architecture effectively eliminates the capacitor matching requirement that prevents a conventional monolithic pipelined analog-to-digital converter from reaching a 10-bit and above integral nonlinearity (INL) without trimming and/or calibration. Simulation results confirm the observation and a case of 14-bit INL realized by 7-bit capacitor matching is shown. The relaxed matching requirement enables the scale-down of the capacitor sizes to that of the KT/C limit. As a result, great reductions in both power consumption and chip area can be achieved.
引用
收藏
页码:229 / 232
页数:4
相关论文
共 8 条
  • [1] A digital error-averaging technique for pipelined A/D conversion
    Rombouts, P
    Weyten, L
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (09): : 1321 - 1323
  • [2] A 12-BIT 1-MSAMPLE/S CAPACITOR ERROR-AVERAGING PIPELINED A/D CONVERTER
    SONG, BS
    TOMPSETT, MF
    LAKSHMIKUMAR, KR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) : 1324 - 1333
  • [3] 12-bit 1-msample/s capacitor error-averaging pipelined a/d converter
    Song, Bang-Sup
    Tompsett, Michael F.
    Lakshmikumar, Kadaba R.
    IEEE Journal of Solid-State Circuits, 1988, 23 (06): : 1324 - 1333
  • [4] Leading-Subcycles Capacitor Error-Averaging Scheme for Cyclic ADCs
    Kuo, Chun-Hsien
    Fan, Tso-Hung
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (03) : 776 - 783
  • [5] Capacitor mismatch calibration technique for pipelined A/D conversion
    Li, Fu-Le
    Li, Dong-Mei
    Zhang, Chun
    Wang, Zhi-Hua
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2002, 30 (11): : 1704 - 1706
  • [6] Capacitor-Swapping Cyclic A/D Conversion Techniques With Reduced Mismatch Sensitivity
    Kuo, Chun-Hsien
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) : 1219 - 1223
  • [7] LOW-COST, LINEAR A-D CONVERSION USES SINGLE-SLOPE TECHNIQUES
    WILLIAMS, J
    EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1978, 23 (14): : 101 - 104
  • [8] A 40/30 MS/s Dual-Mode Pipelined ADC with Error Averaging Techniques in 90nm CMOS Achieving 71.2/74.5 dB SNDR over the Entire Nyquist Bandwidth
    Hung, Tsung-Chih
    Kuo, Tai-Haur
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,