In situ fault detection of wafer warpage in microlithography

被引:10
|
作者
Ho, WK [1 ]
Tay, A
Zhou, Y
Yang, K
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Inst Chem & Engn Sci, Jurong Isl 627833, Singapore
关键词
fault detection; microlithography; temperature measurement; wafer warpage;
D O I
10.1109/TSM.2004.831536
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer warpage is common in microelectronics processing. Warped wafers can affect device performance, reliability and linewidth control in various processing steps. We proposed in this paper an in situ fault detection technique for wafer warpage in microlithography. Early detection will minimize cost and processing time. Based on first principle thermal modeling, we are able to detect warpage fault from available temperature measurements. Experimental results demonstrate the feasibility and repeatability of the approach. The proposed approach is applicable to other semiconductor substrates.
引用
收藏
页码:402 / 407
页数:6
相关论文
共 50 条
  • [41] Warpage Characterization of Molded Wafer for Fan-Out Wafer-Level Packaging
    Cheng, Hsien-Chie
    Liu, Yan-Cheng
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2020, 142 (01)
  • [42] Investigation on Wafer Warpage Evolution and Wafer Asymmetric Deformation in Fan-out Wafer Level Packaging Processes
    Zhu, Chunsheng
    Guo, Pengfei
    Dai, Zibin
    [J]. 2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 664 - 668
  • [43] An in situ approach to real-time spatial control of steady-state wafer temperature during thermal processing in microlithography
    Tay, Arthur
    Ho, Weng Khuen
    Hu, Ni
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2007, 20 (01) : 5 - 12
  • [44] Bare wafer metrology challenges in microlithography at 45 nm node and beyond
    Huang, Chunsheng
    [J]. QUANTUM OPTICS, OPTICAL DATA STORAGE, AND ADVANCED MICROLITHOGRAPHY, 2008, 6827
  • [45] Study on Process Induced Wafer Level Warpage of Fan-Out Wafer Level Packaging
    Che, F. X.
    Ho, David
    Ding, Mian Zhi
    MinWoo, Daniel Rhee
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1879 - 1885
  • [46] Warpage Reduction and Thermal Stress Study of Dicing Process in Wafer-to-Wafer Bonding Fabrication
    Feng, Wei
    Shimamoto, Haruo
    Kawagoe, Tsuyoshi
    Honma, Ichirou
    Yamasaki, Masato
    Okutsu, Fumitake
    Masuda, Takatoshi
    Kikuchi, Katsuya
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 6265 - 6269
  • [47] THE EFFECT OF CMOS PROCESSING ON OXYGEN PRECIPITATION, WAFER WARPAGE, AND FLATNESS
    LEE, CO
    TOBIN, PJ
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (10) : 2147 - 2152
  • [48] Investigation of Wafer Warpage Induced by Multi-layer Films
    Nam, Byung-Wook
    Park, Jea-Gun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (01) : 7 - 13
  • [49] Simulation challenges of warpage for wafer- and panel level packaging
    van Dijk, Marius
    Kuttler, Simon
    Rost, Florian
    Jeaschke, Johannes
    Walter, Hans
    Wittler, Olaf
    Braun, Tanja
    Schneider-Ramelow, Martin
    [J]. 2020 21ST INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2020,
  • [50] The Effect of Bevel Film Removal on Wafer Warpage and Film Stress
    Kim, Keechan
    Kwon, Kwanwook
    Kim, Y. S.
    Dudley, Russ
    Marx, David
    [J]. 2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,