HARDWARE-EFFICIENT MULTI-STANDARD VIDEO TRANSFORM CORE

被引:0
|
作者
Chen, Yuan-Ho [1 ]
Liu, Hsiao-Tzu [2 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Taoyuan 320, Taiwan
[2] Taiwan Semicond Mfg Co, Hsinchu 300, Taiwan
关键词
Inverse discrete cosine transform; multi-standard transform; resources sharing; ARCHITECTURE; DCT;
D O I
10.1142/S0218126614501199
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a unified hybrid architecture to compute the inverse discrete cosine transform (IDCT) of multiple modern video decoders such as moving picture experts group (MPEG-4), H.264, VC-1 and high efficiency video coding (HEVC). The proposed hardware sharing architecture requires a lower hardware cost than that for individual implementations, and maximizes the proportion of the circuit that is reused during the computation. The proposed architecture design needs only adders and shifters to significantly reduce the hardware cost. Thus, the resource sharing method can increase the circuit sharing capability and achieve high hardware efficiency. For verification, a TSMC 0.18-mu m CMOS process is applied to implement the IDCT chip, and the maximum throughput rate of the proposed design is 1000 MP/s with a hardware cost of 16.5 k gates.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Efficient inverse transform architectures for multi-standard video coding applications
    Chao, Y-C.
    Kao, C-H.
    Liu, B-D.
    Yang, J-F.
    [J]. IET IMAGE PROCESSING, 2012, 6 (06) : 647 - 660
  • [2] Efficient Fast Transform Processor with Cost-Effective Hardware Sharing Architecture for Multi-Standard Video Encoding
    Chang, Chia-Wei
    Hsu, Shun-Ji
    Fan, Chih-Peng
    [J]. 2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 14 - 18
  • [3] Low-cost multi-standard simultaneous forward and inverse video transform core
    Tseng, Yun-Hua
    Chen, Yuan-Ho
    Kao, Tze-Yang
    Lu, Chih-Wen
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (08) : 1572 - 1588
  • [4] Design of Area-efficient Unified Transform Circuit for Multi-standard Video Decoder
    Chang, Hoyoung
    Kim, Soojin
    Lee, Seonyoung
    Cho, Kyeongsoon
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 369 - 372
  • [5] Cost-effective multi-standard video transform core using time-sharing architecture
    Tseng, Yun-Hua
    Chen, Yuan-Ho
    [J]. EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2019, 2019 (01)
  • [6] Cost-effective multi-standard video transform core using time-sharing architecture
    Yun-Hua Tseng
    Yuan-Ho Chen
    [J]. EURASIP Journal on Advances in Signal Processing, 2019
  • [7] Low-cost multi-standard video transform core using time-distribution scheme
    Chen, Y. -H.
    Tseng, Y. -H.
    [J]. ELECTRONICS LETTERS, 2016, 52 (24) : 1980 - 1981
  • [8] Cost-Effective Multi-Standard Video Transform Core Using Time-Sharing Architecture
    Tseng, Yun-Hua
    Chen, Yuan-Ho
    Lu, Chih-Wen
    [J]. 2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [9] An efficient programmable engine for interpolation of multi-standard video coding
    Zhang, Zhi
    Yan, Xiaolang
    Qin, Xing
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 750 - 753
  • [10] Research and Design of an Efficient Multi-standard Video Decoder Architecture
    Liu H.
    Wang Z.
    Liang L.
    [J]. Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2019, 46 (10): : 117 - 124