CrashTest: A Fast High-Fidelity FPGA-Based Resiliency Analysis Framework

被引:38
|
作者
Pellegrini, Andrea [1 ]
Constantinides, Kypros [1 ]
Zhang, Dan [1 ]
Sudhakar, Shobana [1 ]
Bertacco, Valeria [1 ]
Austin, Todd [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/ICCD.2008.4751886
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Extreme scaling practices in silicon technology are quickly leading to integrated circuit components with limited reliability, where phenomena such as early-transistor failures, gate-oxide wearout, and transient faults are becoming increasingly common. In order to overcome these issues and develop robust design techniques for large-market silicon ICs, it is necessary to rely on accurate failure analysis frameworks which enable design houses to faithfully evaluate both the impact of a wide range of potential failures and the ability of candidate reliable mechanisms to overcome them. Unfortunately, while failure rates are already growing beyond economically viable limits, no fault analysis framework is yet available that is both accurate and can operate on a complex integrated system. To address this void, we present CrashTest, a fast, high-fidelity and flexible resiliency analysis system. Given a hardware description model of the design under analysis, CrashTest is capable of orchestrating and performing a comprehensive design resiliency analysis by examining how the design reacts to faults while running software applications. Upon completion, CrashTest provides a high-fidelity analysis report obtained by performing a fault injection campaign at the gate-level netlist of the design. The fault injection and analysis process is significantly accelerated by the use of an FPGA hardware emulation platform. We conducted experimental evaluations on a range of systems, including a complex LEON-based system-on-chip, and evaluated the impact of gate-level injected faults at the system level. We found that CrashTest is 16-90x faster than an equivalent software-based framework, when analyzing designs through direct primary I/Os. As shown by our LEON-based SoC experiments, CrashTest exhibits emulation speeds that are six orders of magnitude faster than simulation.
引用
收藏
页码:363 / 370
页数:8
相关论文
共 50 条
  • [1] High Fidelity FPGA-Based Music Player
    Kasperek, Jerzy
    Polchlopek, Wojciech
    Rajda, Pawel J.
    Waszczyszyn, Jaromir
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 201 - 204
  • [2] Fast and accurate FPGA-based framework for processor architecture vulnerability analysis
    Mahdiani, Hoda
    Safari, Saeed
    Salehi, Mostafa E.
    INTEGRATION-THE VLSI JOURNAL, 2016, 53 : 14 - 26
  • [3] BeamDyn: a high-fidelity wind turbine blade solver in the FAST modular framework
    Wang, Qi
    Sprague, Michael A.
    Jonkman, Jason
    Johnson, Nick
    Jonkman, Bonnie
    WIND ENERGY, 2017, 20 (08) : 1439 - 1462
  • [4] A GAN-Based Framework For High-Fidelity Face Swapping
    Zuo, Zheming
    Lian, Zhichao
    Wei, Zhihui
    2022 IEEE INTL CONF ON DEPENDABLE, AUTONOMIC AND SECURE COMPUTING, INTL CONF ON PERVASIVE INTELLIGENCE AND COMPUTING, INTL CONF ON CLOUD AND BIG DATA COMPUTING, INTL CONF ON CYBER SCIENCE AND TECHNOLOGY CONGRESS (DASC/PICOM/CBDCOM/CYBERSCITECH), 2022, : 700 - 705
  • [5] FPGA-Based Architecture for Fast Feature Extraction with High Resolution
    Sukhanov, Andrey
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 805 - 806
  • [6] MusicHiFi: Fast High-Fidelity Stereo Vocoding
    Zhu, Ge
    Caceres, Juan-Pablo
    Duan, Zhiyao
    Bryan, Nicholas J.
    IEEE SIGNAL PROCESSING LETTERS, 2024, 31 : 2365 - 2369
  • [7] Fast, high-fidelity readout of multiple qubits
    Bronn, N. T.
    Abdo, B.
    Inoue, K.
    Lekuch, S.
    Corcoles, A. D.
    Hertzberg, J. B.
    Takita, M.
    Bishop, L. S.
    Gambetta, J. M.
    Chow, J. M.
    12TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE ELECTRONICS, 2017, 834
  • [8] A Fast FPGA-Based BCD Adder
    Mubin Ul Haque
    Zarrin Tasnim Sworna
    Hafiz Md. Hasan Babu
    Ashis Kumer Biswas
    Circuits, Systems, and Signal Processing, 2018, 37 : 4384 - 4408
  • [9] A Fast FPGA-Based BCD Adder
    Ul Haque, Mubin
    Sworna, Zarrin Tasnim
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumer
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4384 - 4408
  • [10] High-fidelity optimization framework for helicopter rotors
    Imiela, Manfred
    AEROSPACE SCIENCE AND TECHNOLOGY, 2012, 23 (01) : 2 - 16