Optimization of Stress Memorization Technique for 45 nm Complementary Metal-Oxide-Semiconductor Technology

被引:2
|
作者
Morifuji, Eiji [1 ]
Eiho, Ayumi [1 ]
Sanuki, Tomoya [1 ]
Iwai, Masaaki [1 ]
Matsuoka, Fumitomo [1 ]
机构
[1] Toshiba Co Ltd, Syst LSI Div, Saiwai Ku, Kawasaki, Kanagawa 2128520, Japan
关键词
D O I
10.1143/JJAP.48.031203
中图分类号
O59 [应用物理学];
学科分类号
摘要
The effect of stress memorization technique (SMT) on performance of transistors and power reduction is intensively studied. A 30% mobility enhancement and 60% reduction of gate leakage have been achieved simultaneously by choosing the appropriate stressor film with a large stress change by spike rapid thermal annealing (RTA). Stress distribution in the channel region for SMT is confirmed to be uniform; hence, the layout dependence is minimized and the performance is maximized in aggressively scaled complementary metal-oxide-semiconductor (CMOS) with dense gate pitch rule (190 nm) in 45 nm technology node. (C) 2009 The Japan Society of Applied Physics
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Design Optimization of a THz Receiver Based on 60 nm Complementary Metal-Oxide-Semiconductor Technology
    Palma, Fabrizio
    Logoteta, Demetrio
    Centurelli, Francesco
    Chevalier, Pascal
    Cicchetti, Renato
    Monsieur, Frederic
    Santini, Carlo
    Testa, Orlandino
    Trifiletti, Alessandro
    d'Alessandro, Antonio
    ELECTRONICS, 2024, 13 (16)
  • [2] The Impact of Technology Scaling for RF Complementary Metal-Oxide-Semiconductor
    Morifuji, Eiji
    Kimijima, Hideki
    Kojima, Kenji
    Iwai, Masaaki
    Matsuoka, Fumitomo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (01)
  • [3] METAL-OXIDE-SEMICONDUCTOR TECHNOLOGY
    HITTINGER, WC
    SCIENTIFIC AMERICAN, 1973, 229 (02) : 48 - 57
  • [4] Predicting future complementary metal-oxide-semiconductor technology - challenges and approaches
    Aitken, Robert
    Chandra, Vikas
    Cline, Brian
    Das, Shidhartha
    Pietromonaco, David
    Shifren, Lucian
    Sinha, Saurabh
    Yeric, Greg
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (06): : 315 - 322
  • [5] A new process technique for complementary metal-oxide-semiconductor [CMOS] compatible sensors
    Sheen, CS
    Chi, S
    SENSORS AND MATERIALS, 2001, 13 (01) : 57 - 66
  • [6] Sub-100 nm KrF lithography for complementary metal-oxide-semiconductor circuits
    Fritze, M
    Astolfi, D
    Liu, H
    Chen, CK
    Suntharalingam, V
    Preble, D
    Wyatt, PW
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (02): : 345 - 349
  • [7] 20 nm polysilicon gate patterning and application in 36 nm complementary metal-oxide-semiconductor devices
    Xu, QX
    He, Q
    Liu, M
    Zhao, YY
    Chen, BQ
    Han, ZS
    Ye, TC
    Wu, DX
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (06): : 2352 - 2359
  • [8] Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors
    Yang, Ji-Woon
    Park, Chang Seo
    Smith, Casey E.
    Adhikari, Hemant
    Huang, Jeff
    Heh, Dawei
    Majhi, Prashant
    Jammy, Raj
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [9] Progress toward a 30 nm silicon metal-oxide-semiconductor gate technology
    Tennant, D.M.
    Timp, G.L.
    Ocola, L.E.
    Green, M.
    Sorsch, T.
    Kornblit, A.
    Klemens, F.
    Kleiman, R.
    Kim, Y.
    Timp, W.
    Journal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures, 17 : 3158 - 3163
  • [10] Progress toward a 30 nm silicon metal-oxide-semiconductor gate technology
    Tennant, DM
    Timp, GL
    Ocola, LE
    Green, M
    Sorsch, T
    Kornblit, A
    Klemens, F
    Kleiman, R
    Kim, Y
    Timp, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (06): : 3158 - 3163