Avalanche Transient Simulations of SPAD integrated in 28nm FD-SOI CMOS Technology

被引:0
|
作者
Issartel, D. [1 ]
Gao, S. [1 ]
Hagen, S. [1 ]
Pittet, P. [2 ]
Cellier, R. [3 ]
Golanski, D. [4 ]
Cathelin, A. [4 ]
Calmon, F. [1 ]
机构
[1] Univ Lyon, INSA Lyon, CNRS, INL,UMR5270, Villeurbanne, France
[2] Univ Lyon, UCBL, CNRS, INL,UMR5270, Villeurbanne, France
[3] Univ Lyon, CPE Lyon, CNRS, INL,UMR5270, Villeurbanne, France
[4] STMicroelectronics, Crolles, France
关键词
SPAD; FD-SOI CMOS; TCAD Simulation; avalanche process;
D O I
10.1109/EuroSOI-ULIS53016.2021.9560679
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a study of Single Photon Avalanche Diodes (SPAD) implemented in 28nm Fully Depleted Silicon-On-Insulator (FD-SOI) CMOS technology based on transient TCAD simulations. The integration of SPAD in this technology is currently being studied. This work allows for a better understanding of the mechanism behind the quite high Dark Count Rate (DCR) measured at relative low excess bias voltages with the previous FD-SOI SPAD design. In this study, TCAD transient simulation methodology is introduced to better understand SPAD behavior during the avalanche process. TCAD simulations revealed that Shallow Trench Isolation (STI) structures in the active area have a negative effect on avalanche quenching, because of slower carrier evacuation with possible occurrence of secondary avalanches in series. Based on this analysis, we propose a new SPAD architecture to achieve a lower DCR.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Architecture optimization of SPAD integrated in 28 nm FD-SOI CMOS technology to reduce the DCR
    Issartel, D.
    Gao, S.
    Pittet, P.
    Cellier, R.
    Golanski, D.
    Cathelin, A.
    Calmon, F.
    [J]. SOLID-STATE ELECTRONICS, 2022, 191
  • [2] Total dose effects of 28nm FD-SOI CMOS transistors
    Kuang, Yong
    Bu, Jianhui
    Li, Bo
    Gao, Linchun
    Liang, Chunping
    Han, Zhengsheng
    Luo, Jiajun
    [J]. 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [3] Evaluation of Dual Mode Logic in 28nm FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2775 - 2778
  • [4] Silicon thickness monitoring strategy for FD-SOI 28nm technology
    Cros, Antoine
    Monsieur, Frederic
    Carminati, Yann
    Normandon, Philippe
    Petit, David
    Arnaud, Franck
    Rosa, Julien
    [J]. PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS 2015), 2015, : 65 - 69
  • [5] A Reconfigurable 2.4GHz Power Amplifier for Polar Transmitters in 28nm FD-SOI CMOS technology
    Gkoutis, Panagiotis
    Kolios, Vasilis
    Kalivas, Grigorios
    [J]. 2019 27TH TELECOMMUNICATIONS FORUM (TELFOR 2019), 2019, : 474 - 477
  • [6] Optimized in situ heating control on a new MOS device structure in 28nm UTBB FD-SOI CMOS technology
    Galy, Ph.
    Lethiecq, R.
    Bawedin, M.
    [J]. 2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 157 - 160
  • [7] A new sharp switch device integrated in 28 nm FD-SOI technology
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    Galy, Philippe
    [J]. 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [8] A Class-J Power Amplifier for 5G Applications in 28nm CMOS FD-SOI Technology
    Hanna, Tony
    Deltimple, Nathalie
    Fregonese, Sebastien
    [J]. 2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 110 - 113
  • [9] Integration of SPAD in 28nm FDSOI CMOS technology
    de Albuquerque, T. Chaves
    Calmon, F.
    Clerc, R.
    Pittet, P.
    Benhammou, Y.
    Golanski, D.
    Jouan, S.
    Rideau, D.
    Cathelin, A.
    [J]. 2018 48TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2018, : 82 - 85
  • [10] Statistical Analysis of Dynamic Variability in 28nm FD-SOI MOSFETs
    Ioannidis, E. G.
    Haendler, S.
    Theodorou, C. G.
    Planes, N.
    Dimitriadis, C. A.
    Ghibaudo, G.
    [J]. PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 214 - 217