Advances in Testing and Design-for-Test Solutions for M3D Integrated Circuits

被引:2
|
作者
Banerjee, Sanmitra [1 ]
Chaudhuri, Arjun [1 ]
Hung, Shan-Chun [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
POWER;
D O I
10.23919/DATE51398.2021.9473921
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Monolithic 3D (M3D) integration has the potential to achieve significantly higher device density compared to TSV-based 3D stacking. Sequential integration of transistor layers enables high-density vertical interconnects, known as inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make M3D integrated circuits especially prone to process variations and manufacturing defects. We explore the impact of these fabrication imperfections on chip-performance and present the associated test challenges. We introduce two M3D-specific design-for-test solutions - a low-cost built-in self-test architecture for the defect-prone ILVs and a tier-level fault localization method for yield learning. We describe the impact of defects on the efficiency of delay fault testing and highlight solutions for test generation under constraints imposed by the 3D power distribution network.
引用
收藏
页码:152 / 157
页数:6
相关论文
共 50 条
  • [21] Design tools for 3-D integrated circuits
    Das, S
    Chandrakasan, A
    Reif, R
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 53 - 56
  • [22] Design and CAD for 3D integrated circuits
    Franzon, Paul D.
    Davis, W. Rhett
    Steer, Michael B.
    Lipa, Steve
    Oh, Eun Chu
    Thorolfsson, Thor
    Melamed, Samson
    Luniya, Sonali
    Doxsee, Tad
    Berkeley, Stephen
    Shani, Ben
    Obermiller, Kurt
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 668 - +
  • [23] Design-for-Test Methodology for Non-Scan At-Speed Testing
    Banga, Mainak
    Rahagude, Nikhil
    Hsiao, Michael S.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 191 - 196
  • [24] A Test Integration Methodology for 3D Integrated Circuits
    Chou, Che-Wei
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 377 - 382
  • [25] M3D: a kernel-based test for spatially correlated changes in methylation profiles
    Mayo, Tom R.
    Schweikert, Gabriele
    Sanguinetti, Guido
    BIOINFORMATICS, 2015, 31 (06) : 809 - 816
  • [26] Loopback Test for 3D Stacked Integrated Circuits
    Huang, Yu-Jung
    Liu, Yan-Cen
    Fu, Shen-Li
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 23 - 26
  • [27] Monolithic 3D (M3D) Complementary Metal-Oxide-Semiconductor (CMOS)-Nanoelectromechanical (NEM) Hybrid Circuits
    Choi, Woo Young
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 125 - 127
  • [28] Advances in 3-D Integrated Circuits, Systems, and CAD Tools
    Ivanov, Andre
    IEEE DESIGN & TEST, 2015, 32 (04) : 4 - 5
  • [29] Implementing Design-for-Test within a Tile-Based Design Methodology - Challenges and Solutions
    Yellapragada, Venkat
    Raman, Suresh
    Shivaray, Banadappa
    Romain, Luc
    NadeauDostie, Benoit
    Keim, Martin
    Cote, J. F.
    Au, Albert
    Podichetty, Giri
    Anbalan, Ashok
    2018 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2018), 2018, : 43 - 48
  • [30] Design Space Exploration for 3D Integrated Circuits
    Xie, Yuan
    Ma, Yuchun
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2309 - +