Advances in Testing and Design-for-Test Solutions for M3D Integrated Circuits

被引:2
|
作者
Banerjee, Sanmitra [1 ]
Chaudhuri, Arjun [1 ]
Hung, Shan-Chun [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
POWER;
D O I
10.23919/DATE51398.2021.9473921
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Monolithic 3D (M3D) integration has the potential to achieve significantly higher device density compared to TSV-based 3D stacking. Sequential integration of transistor layers enables high-density vertical interconnects, known as inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make M3D integrated circuits especially prone to process variations and manufacturing defects. We explore the impact of these fabrication imperfections on chip-performance and present the associated test challenges. We introduce two M3D-specific design-for-test solutions - a low-cost built-in self-test architecture for the defect-prone ILVs and a tier-level fault localization method for yield learning. We describe the impact of defects on the efficiency of delay fault testing and highlight solutions for test generation under constraints imposed by the 3D power distribution network.
引用
收藏
页码:152 / 157
页数:6
相关论文
共 50 条
  • [1] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Wang, Ran
    Chakrabarty, Krishnendu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [2] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 685 - 688
  • [3] Test and design-for-test of mixed-signal integrated circuits
    Lubaszewski, M
    Huertas, JL
    INFORMATION TECHNOLOGY: SELECTED TUTORIALS, 2004, 157 : 183 - 212
  • [4] A Design-for-Test Solution Based on Dedicated Test Layers and Test Scheduling for Monolithic 3-D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (10) : 1942 - 1955
  • [5] Design-for-test strategies for analogue and mixed-signal integrated circuits
    Richardson, A
    Olbrich, T
    Liberali, V
    Maloberti, F
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1139 - 1144
  • [6] Testing and Design-for-Testability Solutions for 3D Integrated Circuits
    Chakrabarty, Krishnendu
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 5 - 5
  • [7] Test and design-for-testability solutions for 3D integrated circuits
    Chakrabarty, Krishnendu
    Agrawal, Mukesh
    Deutsch, Sergej
    Noia, Brandon
    Wang, Ran
    Ye, Fangming
    IPSJ Transactions on System LSI Design Methodology, 2014, 7 : 56 - 73
  • [8] Test and Design-for-Testability Solutions for Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 457 - 462
  • [9] Test and Debug Solutions for 3D-Stacked Integrated Circuits
    Deutsch, Sergej
    Chakraharty, Krishnendu
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [10] M3D技术
    亓家钟
    粉末冶金技术, 2003, (03) : 144 - 144