Fabrication of single-electron tunneling transistors with an electrically formed Coulomb island in a silicon-on-insulator nanowire

被引:11
|
作者
Kim, DH
Sung, SK
Kim, KR
Lee, JD
Park, BG
机构
[1] Seoul Natl Univ, Inter Univ Semicond Res Ctr, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Coll Engn, Kwanak Gu, Seoul 151742, South Korea
来源
关键词
D O I
10.1116/1.1491551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For the purpose of controllable characteristics, silicon single-electron tunneling transistors with an electrically formed Coulomb island are proposed and fabricated on the basis of the sidewall process technique. The fabricated devices are based on a silicon-on-insulator (SOI) metal-oxide-semiconductor (MOS) field effect transistor with them depletion gate. The key fabrication technique consists of two sidewall process techniques. One is the patterning of a uniform SOI nanowire, and the other is the formation of n-doped polysilicon sidewall depletion gates. While the width of a Coulomb island is determined by the width of a SOI nanowire, its length is defined by the separation between two sidewall depletion gates which are formed by a conventional lithographic process combined with the second-sidewall process. These sidewall techniques combine the conventional lithography and process technology, and guaran tee the compatibility with complementary MOS process technology. Moreover, critical dimension depends not on the lithographical limit but on the controllability of chemical vapor deposition and reactive-ion etching. Very uniform weakly p-doped SOI nanowire defined by the sidewall technique effectively suppresses unintentional tunnel junctions formed by the fluctuation of the geometry or dopant in SOI nanowire, and the Coulomb island size dependence of the device characteristics confirms the good controllability. A voltage gain larger than one and the controllability of Coulomb oscillation peak position are also successfully demonstrated, which are essential conditions for the integration of a single-electron tunneling transistor circuit. Further miniaturization and optimization of the proposed device will make room temperature designable single-electron tunneling transistors possible in the foreseeable future. (C) 2002 American Vacuum Society.
引用
收藏
页码:1410 / 1418
页数:9
相关论文
共 50 条
  • [1] Single-electron tunneling in silicon-on-insulator nano-wire transistors
    Cho, KH
    Son, SH
    Hong, SH
    Kim, BC
    Hwang, SW
    Ahn, D
    Park, BG
    Naser, B
    Lin, JF
    Bird, JP
    Ferry, DK
    SUPERLATTICES AND MICROSTRUCTURES, 2003, 34 (3-6) : 245 - 251
  • [2] Characteristics of silicon-on-insulator single-electron transistors with electrically induced tunnel barriers
    Kim, KR
    Kim, DH
    Lee, JD
    Park, BG
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 140 - 144
  • [3] A Study of Single-Electron Tunneling Functionalities in Highly-Doped Silicon-on-Insulator Junctionless Transistors
    Jupalli, T. Teja
    Prabhudesai, G.
    Hasan, M.
    Debnath, A.
    Kumar, P. Jeevan
    Tabe, M.
    Morarul, D.
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 35 - 36
  • [4] Fabrication and Characterization of Sidewall Defined Silicon-on-Insulator Single-Electron Transistor
    Jung, Young Chai
    Cho, Keun Hwi
    Hong, Byoung Hak
    Son, Seung Hun
    Kim, Duk Soo
    Whang, Dongmok
    Hwang, Sung Woo
    Yu, Yuri Seop
    Ahn, David
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (05) : 544 - 550
  • [5] Silicon single-electron tunneling device fabricated in an undulated ultrathin silicon-on-insulator film
    Uchida, K
    Koga, J
    Ohba, R
    Takagi, S
    Toriumi, A
    JOURNAL OF APPLIED PHYSICS, 2001, 90 (07) : 3551 - 3557
  • [6] Single-electron transistor structures based on silicon-on-insulator silicon nanowire fabrication by scanning probe lithography and wet etching
    Sheu, JT
    You, KS
    Wu, CH
    Chang, KM
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2002, 20 (06): : 2824 - 2828
  • [7] Single-electron tunneling in a silicon-on-insulator layer embedding an artificial dislocation network
    Ishikawa, Y
    Yamamoto, C
    Tabe, M
    APPLIED PHYSICS LETTERS, 2006, 88 (07)
  • [8] Transport in silicon nanowire and single-electron transistors
    Hiramoto, Toshiro
    Miyaji, Kousuke
    Kobayashi, Masaharu
    SISPAD 2007: SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2007, 2007, : 209 - 215
  • [9] Single-electron transistors with sidewall depletion gates on a silicon-on-insulator nano-wire
    Kim, KR
    Kim, DH
    Sung, SK
    Lee, JD
    Park, BG
    Choi, BH
    Hwang, SW
    Ahn, D
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (4B): : 2574 - 2577
  • [10] Single-electron transistors based on self-assembled silicon-on-insulator quantum dots
    Wolf, Conrad R.
    Thonke, Klaus
    Sauer, Rolf
    APPLIED PHYSICS LETTERS, 2010, 96 (14)