Reliability of chip scale packages under mechanical shock loading

被引:5
|
作者
Mattila, T. T. [1 ]
Marjamaki, P. [1 ]
Nguyen, L. [2 ]
Kivilahti, J. K. [1 ]
机构
[1] Aalto Univ, Lab Elect Prod Technol, POB 3000, Espoo 02150, Finland
[2] Natl Semicond Corp, Santa Clara, CA 95052 USA
关键词
drop test; WL-CSP; LLP; JEDEC; reliability; PWB metal finish; Weibull; failure mode and mechanism;
D O I
10.1109/ECTC.2006.1645708
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The reliability of different chip scale packages (CSPs) were studied under mechanical shock loading. The tests were carried out according to the JESD22-B111 standard. An area array with 100-bumps and pre-applied underfill, an area array with 36-bumps (no underfill), and leadless leadframe packages (LLP) with 8- and 48-leads were employed. In addition, the impact of three different printed wiring board (PWB) protective coatings was investigated: Ni(P)vertical bar Au, organic soldering preservative (OSP), and Ag on the copper soldering pads. It was found that the smaller package sizes yielded better reliability results than the larger components. In addition, interconnections on Cu vertical bar OSP were the most reliable, whereas those on Ag were the least reliable. It is proposed that the dissolved Ag strengthened the solder interconnections, and thus affected the stress levels under mechanical shock loading conditions. The failure modes were different from those commonly observed in drop tested component boards. In this work, the failure mode was cracking of the copper traces leading out of the solder interconnections, and the mode was the same regardless of the component type. The different interconnection geometry and rigidity of the components evoked stress concentrations in the PWB around the components, and thus made the cracks propagate through the copper line of the board instead of the solder interconnections. Furthermore, it was also found out that the die attach interconnection (DAI) underneath the component stiffened the structure and increased stresses in the PWB around the edges of the components. When the die attachment was not soldered, the drops-to-failure doubled with the components having Sn terminal finish, but the failure mode changed as well.
引用
收藏
页码:584 / +
页数:3
相关论文
共 50 条
  • [1] A study on reliability of chip scale packages in shock environments
    Chen, Shuai
    Wang, Lei
    Jiang, Mingxia
    Tang, Jieying
    [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 921 - 924
  • [2] Solder joint reliability prediction of flip chip packages under shock loading environment
    Keat, Loh Wei
    Luke, Garner J.
    [J]. ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 1433 - 1440
  • [3] Mechanical behavior of flip chip packages under thermal loading
    Chen, SL
    Tsai, CZ
    Kao, N
    Wu, E
    [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1677 - 1682
  • [4] THE CHARACTERIZATION OF DAMAGE PROPAGATION OF BGA FLIP-CHIP ELECTRONIC PACKAGES UNDER MECHANICAL SHOCK LOADING
    Helms, Kayleen L. E.
    Shah, Ketan R.
    Gerbus, Dan
    Vasudevan, Vasu S.
    Radhakrishnan, Jagadeesh
    Berry, Will
    [J]. IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 945 - 951
  • [5] Reliability modeling of chip scale packages
    Pitarresi, JM
    Sethuraman, S
    Nandagopal, B
    Primavera, A
    [J]. TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, : 60 - 69
  • [6] Reliability of Wafer Level Chip Scale Packages
    Rongen, R.
    Roucou, R.
    vd Wel, P. J.
    Voogt, F.
    Swartjes, F.
    Weide-Zaage, K.
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1988 - 1994
  • [7] Board level reliability of chip scale packages
    Hung, SC
    Zheng, PJ
    Chen, HN
    Lee, SC
    Lee, JJ
    [J]. 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 571 - 580
  • [8] Board level reliability of chip scale packages
    Wang, ZP
    Tan, YM
    Chua, KM
    [J]. 1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 513 - 518
  • [9] Reliability of CSP interconnections under mechanical shock loading conditions
    Mattila, Toni T.
    Marjamaki, Pekka
    Kivilahti, Jorma K.
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2006, 29 (04): : 787 - 795
  • [10] Board level reliability assessment of chip scale packages
    Wang, ZP
    Tan, YM
    Chua, KM
    [J]. MICROELECTRONICS RELIABILITY, 1999, 39 (09) : 1351 - 1356