共 50 条
- [1] A study on reliability of chip scale packages in shock environments [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 921 - 924
- [2] Solder joint reliability prediction of flip chip packages under shock loading environment [J]. ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 1433 - 1440
- [3] Mechanical behavior of flip chip packages under thermal loading [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1677 - 1682
- [4] THE CHARACTERIZATION OF DAMAGE PROPAGATION OF BGA FLIP-CHIP ELECTRONIC PACKAGES UNDER MECHANICAL SHOCK LOADING [J]. IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 945 - 951
- [5] Reliability modeling of chip scale packages [J]. TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, : 60 - 69
- [6] Reliability of Wafer Level Chip Scale Packages [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1988 - 1994
- [7] Board level reliability of chip scale packages [J]. 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 571 - 580
- [8] Board level reliability of chip scale packages [J]. 1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 513 - 518
- [9] Reliability of CSP interconnections under mechanical shock loading conditions [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2006, 29 (04): : 787 - 795
- [10] Board level reliability assessment of chip scale packages [J]. MICROELECTRONICS RELIABILITY, 1999, 39 (09) : 1351 - 1356