Automated hardware synthesis from formal specification using SAT solvers

被引:1
|
作者
Greaves, D [1 ]
机构
[1] Univ Cambridge, Cambridge CB2 1TN, England
关键词
D O I
10.1109/IWRSP.2004.1311089
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System and circuit design can be considered as planning problems, where resources are deployed in time and space to meet a given goal. Recent and continuing developments in the Size of SAT problems and other AR problems that can be solved with off-the-shelf tools leads us to consider their direct use in system design. In this paper we start to tackle the design of small hardware subsystems and the generation of glue logic between systems by asking a SAT solver to generate the programming bit stream for a fictional gate array..
引用
收藏
页码:15 / 20
页数:6
相关论文
共 50 条
  • [1] Towards Automatic Hardware Synthesis from Formal Specification to Implementation
    Bornebusch, Fritjof
    Lueth, Christoph
    Wille, Robert
    Drechsler, Rolf
    [J]. 2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 375 - 380
  • [2] Automated Reasoning with Epistemic Graphs Using SAT Solvers
    Hunter, Anthony
    [J]. COMPUTATIONAL MODELS OF ARGUMENT, COMMA 2022, 2022, 353 : 176 - 187
  • [3] FORMAL HARDWARE SPECIFICATION AND VERIFICATION USING PROLOG
    BREZOCNIK, Z
    HORVAT, B
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 163 - 170
  • [4] Reconfigurable hardware SAT solvers: A survey of systems
    Skliarova, I
    Ferrari, AD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (11) : 1449 - 1461
  • [5] Reconfigurable hardware SAT solvers: A survey of systems
    Skliarova, I
    Ferrari, AB
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 468 - 477
  • [6] Hardware accelerated SAT solvers-A survey
    Sohanghpurwala, Ali Asgar
    Hassan, Mohamed W.
    Athanas, Peter
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 106 : 170 - 184
  • [7] Automated Benchmarking of Incremental SAT and QBF Solvers
    Egly, Uwe
    Lonsing, Florian
    Oetsch, Johannes
    [J]. LOGIC FOR PROGRAMMING, ARTIFICIAL INTELLIGENCE, AND REASONING, (LPAR-20 2015), 2015, 9450 : 178 - 186
  • [8] Automated Testing and Debugging of SAT and QBF Solvers
    Brummayer, Robert
    Lonsing, Florian
    Biere, Armin
    [J]. THEORY AND APPLICATIONS OF SATISFIABILITY TESTING - SAT 2010, PROCEEDINGS, 2010, 6175 : 44 - 57
  • [9] Formal specification and verification of hardware designs
    Ramesh, S
    Rao, SSSP
    Sivakumar, G
    Bhaduri, P
    [J]. PHOTOMASK AND X-RAY MASK TECHNOLOGY V, 1998, 3412 : 261 - 268
  • [10] Formal specification in VHDL for hardware verification
    Reetz, R
    Schneider, K
    Kropf, T
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 257 - 263