Modeling the Tunnel Field-Effect Transistor Based on Different Tunneling Path Approaches

被引:5
|
作者
Wisniewski, Piotr [1 ,2 ]
Majkusiak, Bogdan [1 ]
机构
[1] Warsaw Univ Technol, Inst Microelect & Optoelect, PL-00662 Warsaw, Poland
[2] Warsaw Univ Technol, Ctr Adv Mat & Technol, PL-02822 Warsaw, Poland
关键词
Interband tunneling; semiconductor devices; tunnel transistors; INTERFACE-TRAP CHARGES; FET; PERFORMANCE; DESIGN; TFET;
D O I
10.1109/TED.2018.2821059
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effect of a choice of the tunneling path approach on electrical characteristics of the silicon tunnel field-effect transistor (TFET) is theoretically investigated with the use of a developed 2-D semiclassical numerical simulator and a nonlocal band-to-band tunneling generation model. Three different tunneling path approaches are defined and examined: horizontal path, maximum valence band gradient, and minimum tunneling distance. Double-gate (DG) and single-gate (SG) transistor structures are considered, and effects of the silicon body thickness and the gate-source overlap are investigated. The differently defined tunneling paths lead to significantly different on currents. It is shown that theminimumtunneling distance approach results in the highest tunnel current, whereas the horizontal path approach underestimates the current, especially for thick semiconductor body layers and the SG transistor structures. A choice of the tunneling path approach can be crucial for the accuracy of modeling the drain current of the TFETs.
引用
下载
收藏
页码:2626 / 2631
页数:6
相关论文
共 50 条
  • [21] Planar graphene tunnel field-effect transistor
    Katkov, V. L.
    Osipov, V. A.
    APPLIED PHYSICS LETTERS, 2014, 104 (05)
  • [22] Tunnel Field-Effect Transistor With Segmented Channel
    Park, Jaesoo
    Shin, Changhwan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 621 - 625
  • [23] Analytical Model for a Tunnel Field-Effect Transistor
    Vandenberghe, William G.
    Verhulst, Anne S.
    Groeseneken, Guido
    Soree, Bart
    Magnus, Wim
    2008 IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 2008, : 902 - 907
  • [24] Impact of a Spacer-Drain Overlap on the Characteristics of a Silicon Tunnel Field-Effect Transistor Based on Vertical Tunneling
    Mallik, Abhijit
    Chattopadhyay, Avik
    Guin, Shilpi
    Karmakar, Anupam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 935 - 943
  • [25] NEGATIVE TRANSCONDUCTANCE RESONANT TUNNELING FIELD-EFFECT TRANSISTOR
    CAPASSO, F
    SEN, S
    CHO, AY
    APPLIED PHYSICS LETTERS, 1987, 51 (07) : 526 - 528
  • [26] Suppression of the tunneling effect by shallow junctions in field-effect transistor
    Fu, Y
    Willander, M
    SUPERLATTICES AND MICROSTRUCTURES, 1999, 26 (05) : 289 - 297
  • [27] Demonstration of Tunneling Field-Effect Transistor Ternary Inverter
    Kim, Hyun Woo
    Kim, Sihyun
    Lee, Kitae
    Lee, Junil
    Park, Byung-Gook
    Kwon, Daewoong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4541 - 4544
  • [28] A PLANAR RESONANT-TUNNELING FIELD-EFFECT TRANSISTOR
    ISMAIL, K
    ANTONIADIS, DA
    SMITH, HI
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (11) : 2617 - 2617
  • [29] Analysis on Tunnel Field-Effect Transistor with Asymmetric Spacer
    Kim, Hyun Woo
    Kwon, Daewoong
    APPLIED SCIENCES-BASEL, 2020, 10 (09):
  • [30] Investigation of the Junctionless Line Tunnel Field-Effect Transistor
    Yao, Lei
    Liang, Renrong
    Jiang, Chunsheng
    Wang, Jing
    Xu, Jun
    2014 INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2014,