A 2.4 GHz CMOS Ultra Low Power Low Noise Amplifler Design with 65 nm CMOS Technology

被引:0
|
作者
Koo, MinSuk [1 ]
Jung, Hakchul [1 ]
Song, Ickhyun [1 ]
Jhon, Hee-Sauk [1 ]
Shin, Hyungcheol [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, design approach of 2.4 GHz CMOS ultra low power Low Noise Amplifier (LNA) using 65 nm CMOS technology is presented. Conventional Inductively degenerated cascode topology where both MOS transistors are biased in sub-threshold region is used. There are many performance factors of LNAs such as signal power gain, noise factor, input referred l-dB compression point (P(-1)dBin) and power consumption. In low power design, above all things proper power gain and low power consumption should be attained. This limitation makes ultra low power LNA optimization different from ordinary one. We analyze each performance factor in low power design and optimize figure of merit (FoM) with some specification goal.
引用
收藏
页码:1480 / 1483
页数:4
相关论文
共 50 条
  • [41] A 2-Stage Low Noise Amplifier in 90 nm CMOS for 2.4 GHz Applications
    Oh, Hyun-Myung
    Kim, Jae-Sun
    Jung, Bang Chul
    Kim, Ji-Hoon
    HyounghoKo
    Kim, Chul-Young
    [J]. ADVANCED SCIENCE LETTERS, 2016, 22 (11) : 3228 - 3231
  • [42] Design of an ultra low power low phase noise CMOS LC oscillator
    Ebrahimzadeh, Mahdi
    [J]. World Academy of Science, Engineering and Technology, 2011, 51 : 1251 - 1254
  • [43] Design of an Ultra-Wideband Low-Noise Amplifier for Spin Wave Readout Circuitry in 65 nm CMOS Technology
    Meier, Christian
    Egel, Eugen
    Csaba, Gyoergy
    Breitkreutz-von Gamm, Stephan
    [J]. 2016 16TH MEDITERRANEAN MICROWAVE SYMPOSIUM (MMS), 2016,
  • [44] A 2.4GHz low-power low-phase-noise CMOS LC VCO
    Long, J
    Foo, JY
    Weber, RJ
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 213 - 214
  • [45] The Design of Ultra Low Power CMOS CGLNA in Nanometer Technology
    Kavyashree, P.
    Yellampalli, Siva S.
    [J]. 2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 15 - 19
  • [46] 2.4 GHz-Band Ultra-Low-Voltage Class-C LC-VCO IC in 65 nm CMOS Technology
    Yang, Xin
    Uchida, Yorikatsu
    Xu, Kangyang
    Wang, Wei
    Yoshimasu, Toshihiko
    [J]. 2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013), 2013, : 325 - 327
  • [47] A Low Power 77 GHz Low Noise Amplifier With an Area Efficient RF-ESD Protection in 65 nm CMOS
    Berenguer, Roc
    Liu, Gui
    Xu, Yang
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (12) : 678 - 680
  • [48] A low power low noise amplifier with subthreshold operation in 130 nm CMOS technology
    Song, Ickhyun
    Jhon, Hee-Sauk
    Jung, Hakchul
    Koo, Minsuk
    Shin, Hyungcheol
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2008, 50 (11) : 2762 - 2764
  • [49] Design of an ultra small passive balun in CMOS 65 nm technology for 60 GHz applications
    Ercoli, Mariano
    Dragomirescu, Daniela
    Plana, Robert
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 741 - 748
  • [50] Design of an ultra small passive balun in CMOS 65 nm technology for 60 GHz applications
    Mariano Ercoli
    Daniela Dragomirescu
    Robert Plana
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 73 : 741 - 748