A Diagnosis Pattern Generation Procedure to Distinguish Between Stuck-at and Bridging Faults in Digital Circuits

被引:0
|
作者
Madhumithaa, S. P. M. [1 ]
Aravind, S.
Harish, S. P.
Prabhu, Ramakrishna Ch
Anita, J. P.
机构
[1] Amrita Sch Engn, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Bridging fault; Stuck-at fault; Fault Pairs; Fault Inactivation; Diagnosis Patterns;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the field of VLSI testing, fault diagnosis has become necessary. Though there are different types of faults available, the two commonly used faults are bridging and stuck-at faults. The methods that already exist involve the manual modification of the logical circuit like the addition of gates, multiplexers etc. The proposed work is about creating a pattern generation procedure for distinguishing between stuck-at and bridging faults without altering the circuit under test. The faults are considered in pairs and test patterns are generated accordingly to distinguish between the two faults using ATPG tools. The fault inactivation method has been used to generate the test patterns. Diagnosis patterns are generated that will be capable of individually distinguishing each fault pair in the circuit. Experiments have been conducted on the ISCAS' 85 benchmark circuits and the number of diagnosis patterns obtained for each fault pair were tabulated. Other important parameters like the number of faults detected, fault coverage, CPU run time etc. were also analysed.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [41] COMPLETE TEST-GENERATION METHOD FOR ALL STUCK-AT FAULTS IN COMBINATIONAL-CIRCUITS
    GURAN, H
    HALICI, U
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1990, 68 (05) : 657 - 666
  • [42] STUCK-AT FAULT-TESTS IN THE PRESENCE OF UNDETECTABLE BRIDGING FAULTS
    YAMADA, T
    NANYA, T
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (08) : 758 - 761
  • [43] UNIVERSAL TESTS FOR DETECTION OF INPUT OUTPUT STUCK-AT AND BRIDGING FAULTS
    KARPOVSKY, M
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (12) : 1194 - 1198
  • [44] UNDETECTABILITY OF BRIDGING FAULTS AND VALIDITY OF STUCK-AT FAULT TEST SETS
    KODANDAPANI, KL
    PRADHAN, DK
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (01) : 55 - 59
  • [45] Physical-Aware Pattern Selection for Stuck-at Faults
    Acevedo Patino, Oscar
    Carlos Martinez-Santos, Juan
    2017 18TH IEEE LATIN AMERICAN TEST SYMPOSIUM (LATS 2017), 2017,
  • [46] Efficient Diagnosis of Scan Chains with Single Stuck-at Faults
    Chi, Hsin-Chou
    Tseng, His-Che
    Yang, Chih-Ling
    2009 43RD ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, VOLS 1 AND 2, 2009, : 474 - 477
  • [47] On the effect of stuck-at faults on delay-insensitive nanoscale circuits
    Di, J
    Lala, PK
    Vasudevan, D
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 371 - 379
  • [48] Diagnosis of single stuck-at faults and multiple timing faults in scan chains
    Li, JCM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 708 - 718
  • [49] Efficient Diagnosis of Scan Chains with Single Stuck-at Faults
    Chi, Hsin-Chou
    Tseng, Hsi-Che
    Yang, Chih-Ling
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING, ENGINEERING AND INFORMATION, 2009, : 315 - 318
  • [50] An Efficient Scan Chain Diagnosis for Stuck-at and Transition Faults
    Lim, Hyeonchan
    Jang, Seokjun
    Kim, Seunghwan
    Kang, Sungho
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 295 - 296