Energy Efficient Near-threshold Chip Multi-processing

被引:0
|
作者
Zhai, Bo [1 ]
Dreslinski, Ronald G. [1 ]
Blaauw, David [1 ]
Mudge, Trevor [1 ]
Sylvester, Dennis [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
energy efficient; CMP; near-threshold; subthreshold;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold circuit design has become a popular approach for building energy efficient digital circuits. One drawback is performance degradation due to the exponentially reduced driving current. This had limited subthreshold circuits to relatively low performance applications such as sensor networks. To retain the excellent energy efficiency while reducing performance loss, we propose to apply subthreshold and near-threshold techniques to chip multi-processors. We show that an architecture where several slower cores are clustered together with a shared faster L1 cache is optimal for energy efficiency, because processor cores and memory operate best at different supply and threshold voltages. In particular, SPLASH2 benchmarks show about a 53% energy improvement over the traditional CMP approach (about 70% over a single core machine).
引用
下载
收藏
页码:32 / 37
页数:6
相关论文
共 50 条
  • [1] Throughput Balancing for Energy Efficient Near-Threshold Manycores
    Stamelakos, Ioannis
    Xydis, Sotirios
    Palermo, Gianluca
    Silvano, Cristina
    PROCEEDINGS OF 2016 26TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2016, : 64 - 69
  • [2] Using STT-RAM to Enable Energy-Efficient Near-Threshold Chip Multiprocessors
    Pan, Xiang
    Teodorescu, Radu
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'14), 2014, : 485 - 486
  • [3] Energy Efficient Network-on-Chip Architectures for Many-Core Near-Threshold Computing System
    Rajamanikkam, Chidhambaranathan
    Rajesh, J. S.
    Chakraborty, Koushik
    Roy, Sanghamitra
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (02) : 115 - 128
  • [4] An Energy-Efficient On-Chip Memory Structure for Variability-Aware Near-Threshold Operation
    Shiomi, Jun
    Ishihara, Tohru
    Onodera, Hidetoshi
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 23 - 28
  • [5] Enabling Energy Efficient Protocol Processing for Passive RFID Sensors Using Sub/Near-Threshold Circuit
    Liao, R.
    Ahmed, R.
    Hutchens, C. G.
    Rennaker, R. L., II
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [6] EnergySmart: Toward Energy-Efficient Manycores for Near-Threshold Computing
    Karpuzcu, Ulya R.
    Sinkar, Abhishek
    Kim, Nam Sung
    Torrellas, Josep
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 542 - 553
  • [7] A Near-Threshold Energy-Efficient ASK Transmitter for Biomedical Implants
    Jalalifar, Majid
    Byun, Gyung-Su
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2016, 39 (04): : 292 - 296
  • [8] SINGLE-CHIP COMPUTER AIMS AT MULTI-PROCESSING
    HUGHES, P
    DUGAN, T
    HANDY, J
    PASQUALINI, R
    ELECTRONICS, 1980, 53 (22): : 172 - 175
  • [9] An Ultra Low Energy Biomedical Signal Processing System Operating at Near-Threshold
    Hulzink, Jos
    Konijnenburg, Mario
    Ashouei, Maryam
    Breeschoten, Arjan
    Berset, Torfinn
    Huisken, Jos
    Stuyt, Jan
    de Groot, Harmke
    Barat, Francisco
    David, Johan
    Van Ginderdeuren, Johan
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2011, 5 (06) : 546 - 554
  • [10] Energy-efficient neural networks with near-threshold processors and hardware accelerators
    Nunez-Yanez, Jose
    Howard, Neil
    JOURNAL OF SYSTEMS ARCHITECTURE, 2021, 116