An Energy-Efficient On-Chip Memory Structure for Variability-Aware Near-Threshold Operation

被引:0
|
作者
Shiomi, Jun [1 ]
Ishihara, Tohru [1 ]
Onodera, Hidetoshi [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Kyoto 6068501, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip memory is one of the most energy consuming components in processors. Aggressive voltage scaling to the sub-/near-threshold region is thus applied even to the memory used for ultra-low power applications. In this paper, an energy-efficient cell-based memory structure which is stably working with a near-threshold operating voltage is proposed. The circuit simulation using a commercial 28-nm technology shows that the energy consumption for the readout operation in our memory proposed here is up to 61% less than the energy dissipated in an existing cell-based memory and a conventional SRAM circuit. The simulation using a foundry provided Monte Carlo package also shows that the 3 sigma worst case read-access time of our cell-based memory is comparable to that of the SRAM circuit.
引用
下载
收藏
页码:23 / 28
页数:6
相关论文
共 50 条
  • [1] SRAM On-chip Monitoring Methodology for Energy Efficient Memory Operation at Near Threshold Voltage
    Kim, Taehwan
    Jeong, Kwangok
    Kim, Taewhan
    Choi, Kyumyung
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 147 - 152
  • [2] Exploring Approximate Computing and Near-Threshold Operation to Design Energy-efficient Multipliers
    Zanandrea, Vinicius
    Borges, Douglas M.
    Rosa, Vagner S.
    Meinhardt, Cristina
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [3] SRAM on-chip monitoring methodology for high yield and energy efficient memory operation at near threshold voltage
    Kim, Taehwan
    Jeong, Kwangok
    Choi, Jungyun
    Kim, Taewhan
    Choi, Kyumyung
    INTEGRATION-THE VLSI JOURNAL, 2020, 74 : 81 - 92
  • [4] Using STT-RAM to Enable Energy-Efficient Near-Threshold Chip Multiprocessors
    Pan, Xiang
    Teodorescu, Radu
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'14), 2014, : 485 - 486
  • [5] On-Chip Hybrid Regulator Topology for Portable SoCs with Near-Threshold Operation
    Park, Yongwan
    Salman, Emre
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 786 - 789
  • [6] HW-SW Integration for Energy-Efficient/Variability-Aware Computing
    Ayad, Gasser
    Acquaviva, Andrea
    Macii, Enrico
    Sahbi, Brahim
    Lemaire, Romain
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 607 - 611
  • [7] Energy Efficient Near-threshold Chip Multi-processing
    Zhai, Bo
    Dreslinski, Ronald G.
    Blaauw, David
    Mudge, Trevor
    Sylvester, Dennis
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 32 - 37
  • [8] Charge Recycling On-Chip DC-DC Conversion for Near-Threshold Operation
    Mazumdar, Kaushik
    Stan, Mircea R.
    2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT), 2012,
  • [9] EnergySmart: Toward Energy-Efficient Manycores for Near-Threshold Computing
    Karpuzcu, Ulya R.
    Sinkar, Abhishek
    Kim, Nam Sung
    Torrellas, Josep
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 542 - 553
  • [10] A Near-Threshold Energy-Efficient ASK Transmitter for Biomedical Implants
    Jalalifar, Majid
    Byun, Gyung-Su
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2016, 39 (04): : 292 - 296