AN OPTIMIZED DESIGN OF REVERSIBLE MAGNITUDE AND SIGNED COMPARATORS

被引:0
|
作者
Nagamani, A. N. [1 ]
Rengarajan, Desik [1 ]
Agrawal, Vinod K. [2 ]
机构
[1] PES Inst Technol, Bangalore 560085, Karnataka, India
[2] RES Univ, Bangalore 560085, Karnataka, India
关键词
Reversible Logic; Quantum Computing; Signed Comparators; Magnitude Comparator; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic has gained significant prominence in recent years due to its wide spread application in quantum computing. The major advantage of reversible logic circuit over conventional logic circuits is reduced heat losses during computation. Comparators are widely used in digital communication devices, encryption devices, sorting networks, data converters, address decoding circuitry in computers etc., This paper proposes designs of magnitude and signed comparators designed using standard reversible gates such as Fredkin, Feynman and Peres gates. Multiple performance parameters are optimized with emphasis given to delay optimization. The generalized design methodologies for N bit comparators are also proposed and design metrics are compared with existing state-of-the-art work. The proposed designs shows improved performance in comparison with the existing designs in literature.
引用
收藏
页码:108 / 111
页数:4
相关论文
共 50 条
  • [31] Efficient reversible quantum design of sign-magnitude to two’s complement converters
    Orts, F.
    Ortega, G.
    Garzón, E.M.
    Orts, F. (francisco.orts@ual.es), 1600, Rinton Press Inc. (20): : 9 - 10
  • [32] SIGNAL RECONSTRUCTION FROM SIGNED FOURIER-TRANSFORM MAGNITUDE
    VANHOVE, PL
    HAYES, MH
    LIM, JS
    OPPENHEIM, AV
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (05): : 1286 - 1293
  • [33] A Novel Approach to Design a Redundant Binary Signed Digit Adder Cell Using Reversible Logic Gates
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2015 IEEE UP SECTION CONFERENCE ON ELECTRICAL COMPUTER AND ELECTRONICS (UPCON), 2015,
  • [34] Analysis for Cost Optimized EO Design of a Reversible Boolean Function Using MZIs
    Awasthi, Shashank
    Chowdhury, Barnali
    Jalil, Muhammad Arif
    Ali, Jalil
    Yupapin, Preecha
    Metya, Sanjeev Kumar
    Majumder, Alak
    OPTICAL AND WIRELESS TECHNOLOGIES, OWT 2021, 2023, 892 : 45 - 55
  • [35] Quantum Cost Optimized Design of Reversible 2's Complement Code Converter
    Maity, Heranmoy
    Biswas, Arindam
    Pal, Anita
    Bhattacharjee, Anup Kumar
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 122 - 125
  • [36] Design of area, energy and security optimized reversible architectures for digital image cryptography
    K. Saranya
    K. N. Vijeyakumar
    Circuits, Systems, and Signal Processing, 2023, 42 : 5358 - 5384
  • [37] Design of area, energy and security optimized reversible architectures for digital image cryptography
    Saranya, K.
    Vijeyakumar, K. N.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5358 - 5384
  • [38] Optimized Design of Reversible Gates in Quantum Dot-Cellular Automata: A Review
    Das, Jadav Chandra
    De, Debashis
    REVIEWS IN THEORETICAL SCIENCE, 2016, 4 (03) : 279 - 286
  • [39] Optimized Large Size Signed Multipliers and Applications in FPGAs
    Gao, Shuli
    Al-Khalili, Dhamin
    Chabini, Noureddine
    2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2010, : 73 - 76
  • [40] OPTIMIZED REVERSIBLE MULTIPLIER CIRCUIT
    Haghparast, Majid
    Mohammadi, Majid
    Navi, Keivan
    Eshghi, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (02) : 311 - 323