CML and ECL: Optimized design and comparison

被引:31
|
作者
Alioto, M [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
bipolar transistor circuits; bipolar transistor logic devices; current mode logic; digital circuits; digital integrated circuits; emitter coupled logic; high-speed integrated circuits; switching circuits;
D O I
10.1109/81.802823
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a pencil-and-paper optimized design for current mode logic (CML) and emitter coupled logic (ECL) gates is proposed. The approaches are based on simple models which show errors lower than 20% as compared with Spice simulations. The optimization is performed in terms of bias currents, which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL is made. It shows the advantage of the CML gate with respect to the ECL in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models and the design strategies are validated by using both a traditional and a high speed bipolar process, which have transition frequencies equal to 6 and 20 GHz, respectively.
引用
收藏
页码:1330 / 1341
页数:12
相关论文
共 50 条
  • [1] Optimized design of ECL gates with a power constraint
    Grasso, AD
    Palumbo, G
    Proceedings of the 2005 European Conference on Circuit Theory and Design, Vol 3, 2005, : 221 - 224
  • [2] Low-Power Design Methodology for CML and ECL Circuits
    Schrape, Oliver
    Appel, Markus
    Winkler, Frank
    Krstic, Milos
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [3] Power-delay optimized design of cascaded ECL gates
    Grasso, A. D.
    Palumbo, G.
    Alioto, M.
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 233 - +
  • [4] A Novel Design Method of SOF for InP DHBT ECL and CML Static Frequency Dividers
    Zhen, Wenxiang
    Cao, Shurui
    Su, Yongbo
    Li, Shaojun
    Jin, Zhi
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2021, 31 (06) : 583 - 586
  • [5] Differential ECL/CML Synthesis for SiGe BiCMOS
    Gustat, Hans
    Jagdhold, Ulrich
    Winkler, Frank
    Appel, Markus
    2008 IEEE CSIC SYMPOSIUM, 2008, : 198 - +
  • [6] AUTOMATED PARAMETRIC TESTING OF ECL AND CML DEVICES
    KAWABATA, F
    SOLID STATE TECHNOLOGY, 1979, 22 (10) : 112 - 116
  • [7] Highly accurate and simple models for CML and ECL gates
    Alioto, M
    Palumbo, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (09) : 1369 - 1375
  • [8] VLDS,ECL,CML逻辑电平特点及互连
    郝波
    科技信息, 2012, (18) : 122 - 122
  • [9] CURRENT-INJECTION ECL/CML FOR ALGAAS/GAAS HBTS
    WONG, TYK
    ELECTRONICS LETTERS, 1993, 29 (21) : 1884 - 1885
  • [10] AN ANALYTICAL MODEL FOR THE DETERMINATION OF THE TRANSIENT-RESPONSE OF CML AND ECL GATES
    GHANNAM, MY
    MERTENS, RP
    VANOVERSTRAETEN, RJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (01) : 191 - 201