Energy-efficient hybrid wakeup logic

被引:0
|
作者
Huang, M [1 ]
Renau, J [1 ]
Torrellas, J [1 ]
机构
[1] Univ Illinois, Dept Comp Sci, Urbana, IL 61801 USA
关键词
low power; wakeup logic; issue logic;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The instruction window is a critical component and a major energy consumer in out-of-order superscalar processors. An important source of energy consumption in the instruction window is the instruction wakeup: a completing instruction broadcasts its result register tag and an associative comparison is performed with all the entries in the window. This paper shows that a very large fraction of the completing instructions have to wake up no more than a single instruction currently in the window. Consequently, we propose to save energy by using indexing to only enable the comparator at the single instruction to wake up. Only in the rare case when more than one instruction needs to wake up, our scheme reverts to enabling all the comparators or a subset of them. For this reason, we call our scheme Hybrid. Overall, our scheme is very effective: for a processor with a 96-entry window, the number of comparisons performed by the average completing instruction with a destination register is reduced to 0.8. The exact magnitude of the energy savings will depend on the specific instruction window implementation. Furthermore, the application suffers no performance penalty.
引用
收藏
页码:196 / 201
页数:6
相关论文
共 50 条
  • [41] Energy-efficient design of quaternary logic gates and arithmetic circuits using hybrid CNTFET-RRAM technology
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [42] A Hybrid Energy Saving Strategy with LPI and ALR for Energy-Efficient Ethernet
    Jin, Shunfu
    Fan, Rongyu
    Yue, Wuyi
    PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 311 - 315
  • [43] Design techniques for high-performance, energy-efficient control logic
    Ko, U
    Hill, A
    Balsara, PT
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 97 - 100
  • [44] PVHArray: An Energy-Efficient Reconfigurable Cryptographic Logic Array With Intelligent Mapping
    Du, Yiran
    Li, Wei
    Dai, Zibin
    Nan, Longmei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1302 - 1315
  • [45] Energy-efficient dynamic instruction scheduling logic through instruction grouping
    Sasaki, Hiroshi
    Kondo, Masaaki
    Nakamura, Hiroshi
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 43 - 48
  • [46] Significance-Driven Logic Compression for Energy-Efficient Multiplier Design
    Qiqieh, Issa
    Shafik, Rishad
    Tarawneh, Ghaith
    Sokolov, Danil
    Das, Shidhartha
    Yakovlev, Alex
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (03) : 417 - 430
  • [47] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2020, 39 : 3265 - 3288
  • [48] Implementation of Improved Energy-Efficient FIR Filter Using Reversible Logic
    Sahu, Lavisha
    Kumar, Umesh
    Singh, Lajwanti
    DATA SCIENCE AND BIG DATA ANALYTICS, 2019, 16 : 229 - 238
  • [49] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (07) : 3265 - 3288
  • [50] Energy-Efficient Light Driver Controller Using Complex Programmable Logic
    Dollah, Abdul Muiz
    Al Junid, Syed Abdul Mutalib
    Othman, Zulkifli
    Osman, Fairul Nazmie
    Shariff, Khairul Khaizi Mohd
    2013 IEEE CONFERENCE ON SYSTEMS, PROCESS & CONTROL (ICSPC), 2013, : 262 - 267